SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Once locked, the APLL1 output clocks are frequency- and phase-locked to the selected DPLL input clock. While the DPLL is locked, the APLL1 output clocks are not affected by frequency drift on the XO input. The DPLL has a programmable frequency lock detector and phase lock detectors to indicate loss-of-frequency lock (LOFL) and loss-of-phase lock (LOPL) status flags, which can be observed through the status pins or status bits. Once frequency lock is detected (LOFL → 0), the tuning word history monitor (if enabled) begins to accumulate historical averaging data used to determine the initial output frequency accuracy upon entry into holdover mode.