SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The LVCMOS driver has two outputs per pair. Each output on P and N can be configured for normal polarity, inverted polarity, or disabled as HiZ or static low level. The LVCMOS output high level (VOH) is determined by the VDDO_x voltage of 1.8V for rail-to-rail LVCMOS output voltage swing. If a VDDO_x voltage of 2.5V or 3.3V is applied to the LVCMOS driver, the output VOH level does not swing to the VDDO_x rail due to the internal LDO regulator of the channel.
A LVCMOS output clock is an unbalanced signal with a large voltage swing, therefore a LVCMOS output clock can be a strong aggressor and couple noise onto other jitter-sensitive differential output clocks. If an LVCMOS clock is required from an output pair, configure the pair with both outputs enabled but with opposite polarity (+/– or –/+) and leave the unused output floating with no trace connected.