SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
When started in I2C mode (HW_SW_CTRL = 0), the LMK05318B-Q1 operates as an I2C target and supports bus rates of 100kHz (standard mode) and 400kHz (fast mode). Slower bus rates can work as long as the other I2C specifications are met.
In EEPROM mode, the LMK05318B-Q1 can support up to three different I2C addresses depending on the GPIO1 pins. The 7-bit I2C address is 11001xxb, where the two LSBs are determined by the GPIO1 input levels sampled at device POR and the five MSBs (11001b) are initialized from the EEPROM. The five MSBs (11001b) can be changed with new EEPROM programming to allow for more I2C address options.