SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The phase valid monitor is designed specifically for 1-PPS input validation because the frequency and window detectors do not support this mode. The phase valid monitor uses a window detector to validate 1-PPS input pulses that arrive within the nominal clock period (TIN) plus a programmable jitter threshold (TJIT). When the input pulse arrives within the counter window (TV), the pulse is considered valid and the phase valid flag is cleared. When the input pulse does not arrive before TV (due to a missing or late pulse), the flag is set immediately to disqualify the input. TJIT must be set higher than the worst-case input cycle-to-cycle jitter.