SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The reference amplitude detector determines if the input meets the amplitude-related threshold depending on the input buffer configuration. For differential input mode, the amplitude detector clears the LOR_AMP flag when the differential input voltage swing (peak-to-peak) is greater than the minimum threshold selected by the registers (400, 500, or 600mVpp nominal). For LVCMOS input mode, the input slew rate detector clears the LOR_AMP flag when the slew rate is faster than 0.2V/ns on the clock edge selected by the registers (rising edge, falling edge, or both edges). If either the differential or LVCMOS input clock does not meet the specified thresholds, the amplitude detector sets the LOR_AMP flag and disqualify the input.
If the input frequency is below 5MHz, the differential input detector can signal a false flag. In this case, disable the amplitude detector and enable at least one other input monitor (frequency, window, or 1-PPS phase valid detector) to validate the input clock. The LVCMOS input detector can be used for low-frequency clocks down to 1Hz or 1 PPS.