SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Each clock output can be individually configured as a differential driver (AC-LVDS/CML/LVPECL), HCSL driver, or 1.8V LVCMOS drivers (two per pair). The unused clock outputs can be disabled to save power.
Each output channel has the own internal LDO regulator to provide excellent PSNR and minimize jitter and spurs induced by supply noise. The OUT[0:1] channel (mux, divider, and drivers) are powered through a single output supply pin (VDDO_01), and similarly for the OUT[2:3] channel (VDDO_23). Each OUT[4:7] channel has an output supply pin (VDDO[4:7]). Each output supply can be separately powered by 1.8V, 2.5V, or 3.3V for a differential or HCSL output, or 1.8V for an LVCMOS output.
For differential and HCSL driver modes, the output clock specifications (such as output swing, phase noise, and jitter) are not sensitive to the VDDO_x voltage because of the internal LDO regulator of the channel. When an output channel is left unpowered, the outputs of the channel does not generate any clocks.
OUTx_FMT (R51[5:0] / R52[5:0] / R54[5:0] / R55[5:0] / R57[5:0] / R59[5:0] / R61[5:0] / R63[5:0]) | OUTPUT FORMAT(1) |
---|---|
00h | Disabled (powered-down) |
10h | AC-LVDS |
14h | AC-CML |
18h | AC-LVPECL |
2Ch | HCSL (External 50Ω to GND) |
2Dh | HCSL (Internal 50Ω to GND) |
30h | LVCMOS (HiZ / HiZ) |
32h | LVCMOS (HiZ / –) |
33h | LVCMOS (HiZ / +) |
35h | LVCMOS (Low / Low) |
38h | LVCMOS (– / HiZ) |
3Ah | LVCMOS (– / –) |
3Bh | LVCMOS (– / +) |
3Ch | LVCMOS (+ / HiZ) |
3Eh | LVCMOS (+ / –) |
3Fh | LVCMOS (+ / +) |