SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DPLL feedback path has a fixed prescaler (÷2), programmable prescaler (÷2 to ÷17), and a fractional feedback (FB) divider. The programmable DPLL FB divider includes a 30-b integer portion (INT), 40-b numerator portion (NUM), and 40-b denominator portion (DEN). The total DPLL FB divider value is: FBDPLL = INT + NUM / DEN.
In DPLL mode, the TDC frequency and total DPLL feedback divider and prescalers determine the VCO1 frequency, which can be computed by Equation 4.