SNAS801B June 2020 – June 2021 LMK05318B
PRODUCTION DATA
Table 9-9 summarizes the address of several user-programmable bytes in EEPROM. These bytes can be written using the SRAM direct write method prior to programming the EEPROM. It is optional to modify these bytes from their factory default settings.
ADDRESS BYTE # (DECIMAL) | FIELD NAME | DESCRIPTION |
---|---|---|
10 | SLAVEADR[7:0] | I2C Slave Address MSB Bits [7:3]. Bits [7:3] can be written to set the five MSBs of the 7-bit slave address. Bits [2:0] should be written with zeros. The two LSBs of the 7-bit address are determined by the control pins on device start-up. Default SLAVEADR[7:0] value = C8h (corresponds to 7-bit address of 64h). After the EEPROM is programmed and a subsequent POR cycle, the SLAVEADR value stored in EEPROM can be read from R10. |
11 | EEREV[7:0] | EEPROM Image Revision. This byte can be written to set the EEPROM image revision number or any customer-specific data for part traceability. After the EEPROM is programmed and a subsequent POR cycle, the EEREV value stored in EEPROM can be read from R11. |
249 | NVM_SPARE_BY0[7:0] | NVM Spare Bytes. These four bytes can be written with any customer-specific data for part traceability. After the EEPROM is programmed, these bytes can only be read directly from EEPROM, as there is no register allocation (see Section 9.5.8). |
250 | NVM_SPARE_BY1[7:0] | |
251 | NVM_SPARE_BY2[7:0] | |
252 | NVM_SPARE_BY3[7:0] |