SNAS816B March 2022 – July 2022 LMK5B33216
PRODUCTION DATA
The DPLL phase locks the APLL VCO to the DPLL VCO frequency by updating the actual APLL numerator value. Use Equation 5 to calculate the VCO frequency. Each DPLL can have two different values for DPLL N to allow locking to the same VCO frequency using two different TDC frequencies. DPLLx_REF#_FB_SEL register selects which DPLL N value is used.
where