SNAS816B March 2022 – July 2022 LMK5B33216
PRODUCTION DATA
Figure 8-21 shows the PLL architecture implemented in the LMK5B33216. The PLLs can be configured in the different PLL modes described in Section 8.2.1.
When a DPLL combines with an APLL in a feedback loop, the APLL must use the fixed 40-bit denominator. When the APLL works in an independent loop, like APLL1 and APLL3 in Figure 8-6 or APLLs in Figure 8-7, TI recommends selecting the 24-bit programmable denominator.