SNAS816C March 2022 – February 2025 LMK5B33216
PRODUCTION DATA
The DPLL supports a programmable loop bandwidth from 10mHz to 4kHz and can achieve jitter peaking below 0.1dB (typical). The low-pass jitter transfer characteristic of the DPLL attenuates the reference input noise with up to 60dB/decade roll-off above the loop bandwidth.
The DPLL loop filter output controls the fractional numerator of APLL to steer the VCO frequency into lock with the selected DPLL reference input.