SNAS835 September 2022 LMK5B33414
PRODUCTION DATA
At POR the GPIO0 and GPIO2 pin state select a ROM page in conjunction with the EEPROM stored field EE_ROM_PAGE_SEL. The default EEPROM setting is EE_ROM_PAGE_SEL = 0. All register pages in the ROM image are factory-set in hardware (mask ROM) and are not software programmable. For more details on the device configuration refer to the LMK5B33xxx programming guide.
GPIO2 at POR | GPIO0at POR | ROM page with EE_ROM_PAGE_SEL = 0 |
---|---|---|
L | L | ROM page 0. XO= 48 MHz, REFCLK = 25MHz, outputs 25 MHz, 100 MHz, 155.52 MHz, 156.25 MHz, 161.128125 MHz, 312.5MHz. |
L | H | ROM page 1. XO = 48MHz, outputs 25 MHz, 50 MHz, 100 MHz. |
H | L | ROM page 2. XO= 48 MHz, REFCLK = 25MHz, all outputs 156.25 MHz. |
H | H | ROM page 3. Low power mode. All PLLs off, all outputs off. |
L | M | ROM page 4. XO = 49.152 MHz, REFCLK = 19.44 MHz, outputs 100MHz, 312.5 MHz, 800 MHz. |
M | L | ROM page 5. XO= 48 MHz, REFCLK = 156.25MHz, outputs 100 MHz, 125 MHz, 156.25 MHz |
M | M | ROM page 6. XO= 48 MHz, REFCLK = 25MHz, all outputs 312.5 MHz. |
M | H | ROM page 7. XO= 48 MHz, REFCLK = 156.25MHz, outputs 100MHz, 125 MHz, 156.25 MHz. |
H | M | ROM page 8. XO= 48.008 MHz, REFCLK = 156.25MHz, outputs 25 MHz, 50 MHz, 100 MHz, 156.25 MHz |