SNAS835A September 2022 – February 2025 LMK5B33414
PRODUCTION DATA
Figure 8-23 shows the PLL architecture implemented in the LMK5B33414. The PLLs can be configured in cascaded or independent modes as described in PLL Architecture Overview.
When a DPLL combines with an APLL in a feedback loop, the APLL must use the fixed 40-bit denominator. Select the 24-bit programmable denominator when the APLL is configured in an independent loop, like APLL1 and APLL2 in Figure 8-6 or all APLLs in Figure 8-7.