SNAS835A
September 2022 – February 2025
LMK5B33414
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Comparison
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Diagrams
6.7
Typical Characteristics
7
Parameter Measurement Information
7.1
Differential Voltage Measurement Terminology
7.2
Output Clock Test Configurations
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.2.1
PLL Architecture Overview
8.2.2
DPLL
8.2.2.1
Independent DPLL Operation
8.2.2.2
Cascaded DPLL Operation
8.2.2.3
APLL Cascaded With DPLL
8.2.3
APLL-Only Mode
8.3
Feature Description
8.3.1
Oscillator Input (XO)
8.3.2
Reference Inputs
8.3.3
Clock Input Interfacing and Termination
8.3.4
Reference Input Mux Selection
8.3.4.1
Automatic Input Selection
8.3.4.2
Manual Input Selection
8.3.5
Hitless Switching
8.3.5.1
Hitless Switching With Phase Cancellation
8.3.5.2
Hitless Switching With Phase Slew Control
8.3.5.3
Hitless Switching With 1PPS Inputs
8.3.6
Gapped Clock Support on Reference Inputs
8.3.7
Input Clock and PLL Monitoring, Status, and Interrupts
8.3.7.1
XO Input Monitoring
8.3.7.2
Reference Input Monitoring
8.3.7.2.1
Reference Validation Timer
8.3.7.2.2
Frequency Monitoring
8.3.7.2.3
Missing Pulse Monitor (Late Detect)
8.3.7.2.4
Runt Pulse Monitor (Early Detect)
8.3.7.2.5
Phase Valid Monitor for 1PPS Inputs
8.3.7.3
PLL Lock Detectors
8.3.7.4
Tuning Word History
8.3.7.5
Status Outputs
8.3.7.6
Interrupt
8.3.8
PLL Relationships
8.3.8.1
PLL Frequency Relationships
8.3.8.1.1
APLL Phase Frequency Detector (PFD) and Charge Pump
8.3.8.1.2
APLL VCO Frequency
8.3.8.1.3
DPLL TDC Frequency
8.3.8.1.4
DPLL VCO Frequency
8.3.8.1.5
Clock Output Frequency
8.3.8.2
Analog PLLs (APLL1, APLL2, APLL3)
8.3.8.3
APLL Reference Paths
8.3.8.3.1
APLL XO Doubler
8.3.8.3.2
APLL XO Reference (R) Divider
8.3.8.4
APLL Feedback Divider Paths
8.3.8.4.1
APLL N Divider With Sigma-Delta Modulator (SDM)
8.3.8.5
APLL Loop Filters (LF1, LF2, LF3)
8.3.8.6
APLL Voltage-Controlled Oscillators (VCO1, VCO2, VCO3)
8.3.8.6.1
VCO Calibration
8.3.8.7
APLL VCO Clock Distribution Paths
8.3.8.8
DPLL Reference (R) Divider Paths
8.3.8.9
DPLL Time-to-Digital Converter (TDC)
8.3.8.10
DPLL Loop Filter (DLF)
8.3.8.11
DPLL Feedback (FB) Divider Path
8.3.9
Output Clock Distribution
8.3.10
Output Source Muxes
8.3.11
Output Channel Muxes
8.3.12
Output Dividers (OD)
8.3.13
SYSREF/1PPS Output
8.3.14
Output Delay
8.3.15
Clock Output Drivers
8.3.15.1
Differential Output
8.3.15.2
LVCMOS Output
8.3.16
Clock Output Interfacing and Termination
8.3.17
Glitchless Output Clock Start-Up
8.3.18
Output Auto-Mute During LOL
8.3.19
Output Synchronization (SYNC)
8.3.20
Zero-Delay Mode (ZDM)
8.3.21
DPLL Programmable Phase Delay
8.3.22
Time Elapsed Counter (TEC)
8.3.22.1
Configuring TEC Functionality
8.3.22.2
SPI as a Trigger Source
8.3.22.3
GPIO Pin as a TEC Trigger Source
8.3.22.3.1
An Example: Making a Time Elapsed Measurement Using TEC and GPIO1 as Trigger
8.3.22.4
TEC Timing
8.3.22.5
Other TEC Behavior
8.4
Device Functional Modes
8.4.1
DPLL Operating States
8.4.1.1
Free-Run
8.4.1.2
Lock Acquisition
8.4.1.3
DPLL Locked
8.4.1.4
Holdover
8.4.2
Digitally-Controlled Oscillator (DCO) Frequency and Phase Adjustment
8.4.2.1
DPLL DCO Control
8.4.2.2
DPLL DCO Relative Adjustment Frequency Step Size
8.4.2.3
APLL DCO Frequency Step Size
8.4.3
APLL Frequency Control
8.4.4
Device Start-Up
8.4.4.1
Device Power-On Reset (POR)
8.4.4.2
PLL Start-Up Sequence
8.4.4.3
Start-Up Options for Register Configuration
8.4.4.4
GPIO1 and SCS_ADD Functionalities
8.4.4.5
ROM Page Selection
8.4.4.6
ROM Detailed Description
8.4.4.7
EEPROM Overlay
8.5
Programming
8.5.1
Memory Overview
8.5.2
Interface and Control
8.5.2.1
Programming Through TICS Pro
8.5.2.2
SPI Serial Interface
8.5.2.3
I2C Serial Interface
8.5.3
General Register Programming Sequence
8.5.4
Steps to Program the EEPROM
8.5.4.1
Overview of the SRAM Programming Methods
8.5.4.2
EEPROM Programming With the Register Commit Method
8.5.4.3
EEPROM Programming With the Direct Writes Method or Mixed Method
8.5.4.4
Five MSBs of the I2C Address and the EEPROM Revision Number
9
Application and Implementation
9.1
Application Information
9.1.1
Device Start-Up Sequence
9.1.2
Power Down (PD#) Pin
9.1.3
Strap Pins for Start-Up
9.1.4
Pin States
9.1.5
ROM and EEPROM
9.1.6
Power Rail Sequencing, Power Supply Ramp Rate, and Mixing Supply Domains
9.1.6.1
Power-On Reset (POR) Circuit
9.1.6.2
Power Up From a Single-Supply Rail
9.1.6.3
Power Up From Split-Supply Rails
9.1.6.4
Non-Monotonic or Slow Power-Up Supply Ramp
9.1.7
Slow or Delayed XO Start-Up
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Best Design Practices
9.4
Power Supply Recommendations
9.4.1
Power Supply Bypassing
9.5
Layout
9.5.1
Layout Guidelines
9.5.2
Layout Example
9.5.3
Thermal Reliability
10
Device and Documentation Support
10.1
Device Support
10.1.1
Development Support
10.1.1.1
Clock Tree Architect Programming Software
10.1.1.2
Texas Instruments Clocks and Synthesizers (TICS) Pro Software
10.1.1.3
PLLatinum™ Simulation Tool
10.2
Documentation Support
10.2.1
Related Documentation
10.3
Receiving Notification of Documentation Updates
10.4
Support Resources
10.5
Trademarks
10.6
Electrostatic Discharge Caution
10.7
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGC|64
MPQF125F
Thermal pad, mechanical data (Package|Pins)
RGC|64
QFND280F
Orderable Information
snas835a_oa
snas835a_pm
8.4.4
Device Start-Up