SNAS884 December 2023 LMK5C33414AS1
PRODUCTION DATA
Figure 7-4 shows an example where DPLL1 and DPLL2 are in cascaded mode from DPLL3/APLL3. In this example, DPLL3 is the main synchronization DPLL, DPLL1, and DPLL2 are cascaded DPLLs.
Cascading of DPLLs provides clean, low jitter output clocks synchronized with DPLL3. When all enabled DPLLs and APLLs are locked, all enabled outputs will be synchronized to the reference selected by the main synchronization DPLL.
When no valid reference input is present, APLL1, APLL2, and APLL3 lock their VCO frequencies to the external XO input and operate in free-run mode .
When a valid DPLL reference input is detected, the main synchronization DPLL3 begins lock acquisition. The DPLL3 TDC compares the phase of the selected reference input clock with the FB divider clock from the respective VCO3 and generates a digital correction word corresponding to the phase error. The correction word is filtered by the DLF, and the DLF output adjusts the APLL N divider numerator to pull the VCO frequency into lock with the reference input.
DPLL3 lock status may not necessarily impact DPLL1 and DPLL2 lock status. If APLL3 is in free-run mode or holdover mode, and the VCBO frequency offset ppm value is still withing the valid reference conditions for DPLL1 and DPLL2, then cascaded DPLL1, APLL1, DPLL2, and APLL2 are able to maintain lock status while tracking the same frequency offset as APLL3. Note in cascaded DPLL mode, the best jitter performance and frequency stability will be achieved after DPLL3 has locked.