SNAS884 December 2023 LMK5C33414AS1
PRODUCTION DATA
The LVCMOS drivers available for selection on OUT0 and OUT1 have two outputs per P and N pair. Each output on P and N can be configured for normal polarity, inverted polarity, or disabled as Hi-Z or static low level. The LVCMOS output high level (VOH) is determined by the internal programmable LDO regulator voltage of 1.8 V or 2.65 V for rail-to-rail LVCMOS output voltage swing. LVCMOS mode is only supported on channel outputs 0 and 1 and is primarily to support ASIC or processor clocks which do not have as stringent phase noise or jitter requirements.
An LVCMOS output clock is an unbalanced signal with large voltage swing, therefore it can be a strong aggressor and couple noise onto other jitter-sensitive differential output clocks. If an LVCMOS clock is required from an output pair, configure the pair with both outputs enabled but with opposite polarity (+/– or –/+) and leave the unused output floating with no trace connected.