SNAS805 June 2020 LMK61E08
PRODUCTION DATA.
The PLL_CTRL3 register provides control of PLL. The PLL_CTRL3 register fields are described in the following table.
BIT NO. | FIELD | TYPE | DEFAULT | EEPROM | DESCRIPTION | |
---|---|---|---|---|---|---|
[7] | RESERVED | - | - | N | Reserved. | |
[6:4] | PLL_CP_PHASE_SHIFT[2:0] | RW | 0x2 | Y | Program Charge Pump Phase Shift. | |
PLL_CP_PHASE_SHIFT[2:0] | Phase Shift | |||||
0 (0x0) | No delay | |||||
1 (0x1) | 1.3 ns for 100 MHz fPD | |||||
2 (0x2) | 1 ns for 100 MHz fPD | |||||
3 (0x3) | 0.9 ns for 100 MHz fPD | |||||
4 (0x4) | 1.3 ns for 50 MHz fPD | |||||
5 (0x5) | 1 ns for 50 MHz fPD | |||||
6 (0x6) | 0.9 ns for 50 MHz fPD | |||||
7 (0x7) | 0.7 ns for 50 MHz fPD | |||||
[3] | RESERVED | - | - | N | Reserved. | |
[2] | PLL_ENABLE_C3 | RW | 0x1 | Y | Disable third order capacitor in the low pass filter. | |
PLL_ENABLE_C3 | MODE | |||||
0 | 2nd order loop filter recommended setting | |||||
1 | Enables C3, 3rd order loop filter enabled | |||||
[1:0] | RESERVED | - | 0x3 | Y | Reserved. |