SNAS675A
October 2015 – November 2015
LMK61PD0A2
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Revision History
5
Device Control
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics - Power Supply
7.6
LVPECL Output Characteristics
7.7
LVDS Output Characteristics
7.8
HCSL Output Characteristics
7.9
OE Input Characteristics
7.10
OS, FS[1:0] Input Characteristics
7.11
Frequency Tolerance Characteristics
7.12
Power-On/Reset Characteristics (VDD)
7.13
PSRR Characteristics
7.14
PLL Clock Output Jitter Characteristics
7.15
Additional Reliability and Qualification
7.16
Typical Performance Characteristics
8
Parameter Measurement Information
8.1
Device Output Configurations
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Device Block-Level Description
9.3.2
Device Configuration Control
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Jitter Considerations in Serdes Systems
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.1.1
Ensuring Thermal Reliability
12.1.2
Best Practices for Signal Integrity
12.1.3
Recommended Solder Reflow Profile
13
Device and Documentation Support
13.1
Community Resources
13.2
Trademarks
13.3
Electrostatic Discharge Caution
13.4
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
SIA|8
MPSI062A
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snas675a_oa
snas675a_pm
8 Parameter Measurement Information
8.1 Device Output Configurations
Figure 7. LVPECL Output DC Configuration during Device Test
Figure 8. LVDS Output DC Configuration during Device Test
Figure 9. HCSL Output DC Configuration during Device Test
Figure 10. LVPECL Output AC Configuration during Device Test
Figure 11. LVDS Output AC Configuration during Device Test
Figure 12. HCSL Output AC Configuration during Device Test
Figure 13. PSRR Test Setup
Figure 14. Differential Output Voltage and Rise/Fall Time