SNAS855D November 2023 – June 2024 LMKDB1102 , LMKDB1104 , LMKDB1108 , LMKDB1120 , LMKDB1202 , LMKDB1204
PRODUCTION DATA
In SMBus mode, the slew rate can be selected from 16 different values. There are four register field options, named SLEWRATE_OPT_#, each storing a slew rate value (chosen out of the 16 available slew rate values). A register field assignment of 0x0 is the fastest slew rate setting and a register field assignment of 0xF is the slowest slew rate setting. The SLEWRATE_OPT_# default values are found in Table 8-4. The corresponding ranges for the four default slew rates can be found in Section 6 under CLOCK OUTPUT CHARACTERISTICS - 100MHz 85Ω PCIe or CLOCK OUTPUT CHARACTERISTICS - 100MHz 100Ω PCIe for the specification Output slew rate.
Register Field Name | Default Value | Default Slew Rate |
---|---|---|
SLEWRATE_OPT_1 | 0x0 | Highest |
SLEWRATE_OPT_2 | 0x6 | High (default for all outputs) |
SLEWRATE_OPT_3 | 0xA | Low |
SLEWRATE_OPT_4 | 0xF | Lowest |
Each of these slew rates can be assigned to each output separately using the register bits SLEWRATE_SEL_CLKX_LSB and SLEWRATE_SEL_CLKX_MSB. Setting these two bits assigns the slew rate for a specific output X, as shown in Table 8-4. By default, all outputs are assigned to SLEWRATE_OPT_2.
SLEWRATE_SEL_CLKX_LSB | SLEWRATE_SEL_CLKX_MSB | Slew Rate Option Selection |
---|---|---|
0 | 0 | SLEWRATE_OPT_4 |
1 | 0 | SLEWRATE_OPT_3 |
0 | 1 | SLEWRATE_OPT_2 |
1 | 1 | SLEWRATE_OPT_1 |
To program the slew rate to the desired slew rate, the following sequence needs to be followed: