SNVSAR5B December 2016 – March 2018 LMR23625-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
HICCUP MODE | ||||||
NOC(1) | Number of cycles that LS current limit is tripped to enter hiccup mode | 64 | Cycles | |||
TOC | Hiccup retry delay time | SOIC package | 5 | ms | ||
WSON package | 12 | |||||
SOFT START | ||||||
TSS | Internal soft-start time. The time of internal reference to increase from 0 V to 1 V | SOIC package | 1 | 2 | 3 | ms |
WSON package | 6 | |||||
POWER GOOD | ||||||
TPGOOD_RISE | Power-good flag rising transition deglitch delay | 150 | μs | |||
TPGOOD_FALL | Power-good flag falling transition deglitch delay | 18 | μs |