SNVSAR5B December 2016 – March 2018 LMR23625-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The LMR23625-Q1 integrates an internal LDO to generate VCC for control circuitry and MOSFET drivers. The nominal voltage for VCC is 4.1 V. The VCC pin is the output of an LDO and must be properly bypassed. Place high-quality ceramic capacitor with a value of 2.2 µF to 10 µF, 16 V or higher rated voltage as close as possible to VCC and grounded to the exposed PAD and ground pins. The VCC output pin must not be loaded or shorted to ground during operation. Shorting VCC to ground during operation may cause damage to the LMR23625-Q1 device.
VCC UVLO prevents the LMR23625-Q1 from operating until the VCC voltage exceeds 3.2 V (typical). The VCC UVLO threshold has 400 mV (typical) of hysteresis to prevent undesired shutdown due to temporary VIN drops.