SNAS800B July 2021 – February 2024 LMX1204
PRODUCTION DATA
D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |
R0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | POWERDOWN | 0 | RESET |
R2 | 0 | 0 | 0 | 0 | 0 | 0 | SMCLK_DIV_PRE | SMCLK_EN | 0 | 0 | 0 | 1 | 1 | |||
R3 | CH3_EN | CH2_EN | CH1_EN | CH0_EN | LOGIC_MUTE_CAL | CH3_MUTE_CAL | CH2_MUTE_CAL | CH1_MUTE_CAL | CH0_MUTE_CAL | 0 | 0 | 0 | 0 | SMCLK_DIV | ||
R4 | 0 | 0 | CLKOUT1_PWR | CLKOUT0_PWR | SYSREFOUT3_EN | SYSREFOUT2_EN | SYSREFOUT1_EN | SYSREFOUT0_EN | CLKOUT3_EN | CLKOUT2_EN | CLKOUT1_EN | CLKOUT0_EN | ||||
R5 | 0 | SYSREFOUT2_PWR | SYSREFOUT1_PWR | SYSREFOUT0_PWR | CLKOUT3_PWR | CLKOUT2_PWR | ||||||||||
R6 | LOGICLKOUT_EN | SYSREFOUT3_VCM | SYSREFOUT2_VCM | SYSREFOUT1_VCM | SYSREFOUT0_VCM | SYSREFOUT3_PWR | ||||||||||
R7 | 0 | LOGISYSREFOUT_VCM | LOGICLKOUT_VCM | LOGISYSREFOUT_PREDRV_PWR | LOGICLKOUT_PREDRV_PWR | LOGISYSREFOUT_PWR | LOGICLKOUT_PWR | LOGISYSREFOUT_EN | ||||||||
R8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LOGICLK_DIV_PRE | 1 | LOGIC_EN | LOGISYSREFOUT_FMT | LOGICLKOUT_FMT | ||||
R9 | SYSREFREQ_VCM | SYNC_EN | LOGICLK_DIV_PD | LOGICLK_DIV_BYPASS | 0 | LOGICLK_DIV | ||||||||||
R11 | rb_CLKPOS | |||||||||||||||
R12 | rb_CLKPOS[31:16] | |||||||||||||||
R13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SYSREFREQ_DELAY_STEPSIZE | |
R14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SYNC_MUTE_PD | 0 | 0 | 0 | 0 | 0 | CLKPOS_CAPTURE_EN | SYSREFREQ_MODE | SYSREFREQ_LATCH |
R15 | 0 | 0 | 0 | 0 | SYSREF_DIV_PRE | 1 | SYSREF_SP_EN | SYSREF_EN | SYSREFREQ_DELAY_STEP | SYSREFREQ_CLR | ||||||
R16 | SYSREF_PULSE_COUNT | SYSREF_DIV | ||||||||||||||
R17 | 0 | 0 | 0 | 0 | 0 | SYSREF0_DELAY_I | SYSREF0_DELAY_PHASE | SYSREF_MODE | ||||||||
R18 | SYSREF1_DELAY_I | SYSREF1_DELAY_PHASE | SYSREF0_DELAY_Q | |||||||||||||
R19 | SYSREF2_DELAY_I | SYSREF2_DELAY_PHASE | SYSREF1_DELAY_Q | |||||||||||||
R20 | SYSREF3_DELAY_I | SYSREF3_DELAY_PHASE | SYSREF2_DELAY_Q | |||||||||||||
R21 | LOGISYSREF_DELAY_I | LOGISYSREF_DELAY_PHASE | SYSREF3_DELAY_Q | |||||||||||||
R22 | SYSREF1_DELAY_SCALE | SYSREF0_DELAY_SCALE | SYSREF_DELAY_DIV | 0 | 0 | LOGISYSREF_DELAY_Q | ||||||||||
R23 | EN_TEMPSENSE | 1 | MUXOUT_EN | 0 | 0 | 0 | 0 | 0 | 0 | MUXOUT_SEL | LOGISYSREF_DELAY_SCALE | SYSREF3_DELAY_SCALE | SYSREF2_DELAY_SCALE | |||
R24 | 0 | 0 | 0 | 0 | rb_TEMPSENSE | EN_TS_COUNT | ||||||||||
R25 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | CLK_DIV_RST | CLK_DIV (CLK_MULT) | CLK_MUX | ||||
R28 | 0 | 0 | 0 | FORCE_VCO | VCO_SEL | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ||
R29 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | CAPCTRL | |||||||
R33 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
R34 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |
R65 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | rb_VCO_SEL | 0 | 0 | 0 | 0 | ||||
R67 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |
R72 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PULSER_LATCH | SYSREFREQ_SPI | SYSREF_DELAY_BYPASS | |
R75 | 0 | 0 | 0 | 0 | 0 | 0 | rb_LD | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | |
R79 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
R86 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
R90 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |