14 |
VCO_PHASE_SYNC |
R/W |
X |
Phase Sync Mode Enable. In this state, part of the channel divider is put in the feedback path to ensure determinisic phase. The action of toggling this bit from 0 to 1 also sends an asynchronous SYNC pulse.
0x0 = Phase SYNC disabled
0x1 = Phase SYNC enabled
|
13-10 |
RESERVED |
R |
X |
|
9 |
OUT_MUTE |
R/W |
X |
0x1 = Mute output (RFOUTA/B) during FCAL
|
8-7 |
FCAL_HPFD_ADJ |
R/W |
0x0 |
Adjustment to decrease the state machine clock for the VCO calibration speed based on phase detector frequency. |
6-4 |
RESERVED |
R |
0x0 |
|
3 |
FCAL_EN |
R/W |
0x1 |
Writing register R0 with this bit set to a '1' enables and triggers the VCO frequency calibration. |
2 |
MUXOUT_LD_SEL |
R/W |
0x1 |
Selects the functionality of the MUXout Pin
0x0 = Readback
0x1 = Lock Detect
|
1 |
RESET |
R/W |
0x0 |
Register Reset. This resets all registers and state machines. After writing a '1', you must write a '0' to remove the reset.It is recommended to toggle the RESET bit before programming the part to ensure consistent performance.
0x0 = Normal Operation
0x1 = Reset
|
0 |
POWERDOWN |
R/W |
0x0 |
Powers down device.
0x0 = Normal Operation
0x1 = Powered Down
|