SNAS788C November 2019 – March 2022 LMX2694-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The state machine clock is a divided-down version of the OSCIN signal that is used internally in the device. This divide value 1, 2, 4, 8, 16, or 32 and is determined by CAL_CLK_DIV programming word (described in the Section 7.5 section). This state machine clock impacts various features like the VCO calibration. The state machine clock is calculated as fSM = fOSC / 2CAL_CLK_DIV.