14 |
SYNC_PHASE_PLL |
R/W |
X |
Puts PLL in SYNC mode so that the channel divider can be synchronized |
13-10 |
RESERVED |
R |
X |
|
9 |
OUT_MUTE |
R/W |
X |
Output buffer automute.
0x0 = Disabled
0x1 = Mutes output buffer during FCAL and when PLL not locked
|
8-7 |
FCAL_HPFD_ADJ |
R/W |
0x0 |
VCO calibration adjust for higher phase detector frequencies
0x0 = Fpd < 100 MHz
0x1 = Fpd 100 - 150 MHz
0x2 = Fpd 150 - 200 MHz
0x3 = Fpd > 200 MHz
|
6-4 |
RESERVED |
R |
0x0 |
|
3 |
FCAL_EN |
R/W |
0x1 |
Enables frequency calibration. When this bit is high, the VCO frequency calibration will be triggered whenever the R0 register is written to. |
2 |
MUXOUT_SEL |
R/W |
0x1 |
Selects to route readback serial data output or lock detect output at the MUXout pin
0x0 = Readback
0x1 = Lock Detect
|
1 |
RESET_PLL |
R/W |
0x0 |
Reset registers to default values. This bit is self-clearing.
0x0 = No Reset
0x1 = Trigger Reset
|
0 |
PLL_PD |
R/W |
0x0 |
PLL power down.
0x0 = Powerd Up
0x1 = Powered Down
|