7.6.16 R44 Register (Address = 0x2C) [reset = 0xA2]
R44 is shown in Figure 67 and described in Table 24.
Return to Summary Table.
Figure 67. R44 Register
15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
RESERVED |
R-0x0 |
|
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
LO_OUT_PD |
RESERVED |
MASH_RESET_N |
RESERVED |
MASH_ORDER |
R/W-0x1 |
R-0x0 |
R/W-0x1 |
R-0x0 |
R/W-0x2 |
|
Table 24. R44 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
15-8 |
RESERVED |
R |
0x0 |
|
7 |
LO_OUT_PD |
R/W |
0x1 |
Disable output buffer of output A
0x0 = Enable
0x1 = Disable (disable if not using output B)
|
6 |
RESERVED |
R |
0x0 |
|
5 |
MASH_RESET_N |
R/W |
0x1 |
MASH enable. Should be set to 1 in fractional mode. To reset the MASH toggle from 0 to 1. |
4-3 |
RESERVED |
R |
0x0 |
|
2-0 |
MASH_ORDER |
R/W |
0x2 |
Fractional-N divider sigma-delta MASH engine order. This sets the algorithm used in fractional-N mode generation and has impact on fractional spurs. Refer to the datasheet for more information. Recommended values are as follows, but other values may also work. |