7.6.27 R82 Register (Address = 0x52) [reset = 0x23]
R82 is shown in Figure 78 and described in Table 35.
Return to Summary Table.
Figure 78. R82 Register
15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
RESERVED |
R-0x0 |
|
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
RESERVED |
EXTLO_DIV |
R-0x0 |
R/W-0x23 |
|
Table 35. R82 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
15-6 |
RESERVED |
R |
0x0 |
|
5-0 |
EXTLO_DIV |
R/W |
0x23 |
Sets total divide value for the state machine clock when using an exeternal LO. This total divide is the product of two divides, DIVA and DIVB.
0x0 = 1
0x1 = 2
0x2 = 16
0x3 = 8
0x4 = 16
0x5 = 16
0x6 = 64
0x7 = 8
|