SNVSC32 December   2021 LP5868

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Time-Multiplexing Matrix
      2. 8.3.2 Analog Dimming (Current Gain Control)
      3. 8.3.3 PWM Dimming
      4. 8.3.4 ON and OFF Control
      5. 8.3.5 Data Refresh Mode
      6. 8.3.6 Full Addressable SRAM
      7. 8.3.7 Protections and Diagnostics
    4. 8.4 Device Functional Modes
    5. 8.5 Programming
    6. 8.6 Register Maps
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Application
      2. 9.2.2 Design Requirements
      3. 9.2.3 Detailed Design Procedure
      4. 9.2.4 Program Procedure
      5. 9.2.5 Application Performance Plots
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Receiving Notification of Documentation Updates
    2. 12.2 Support Resources
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Timing Requirements

MIN NOM MAX UNIT
MISC. Timming Requirements
fOSC Internal oscillator frequency 31.2 MHz
fOSC _ERR Device to device oscillator frequency error –3% 3%
tPOR_H Wait time from UVLO disactive to device NORMAL 500 µs
tCHIP_EN Wait time from setting Chip_EN (Register) =1 to device NORMAL 100 µs
tRISE LED output rise time 10 ns
tFALL LED output fall time 15 ns
tVSYNC_H The minimum high-level pulse width of VSYNC 200 µs
SPI timing requirements
fSCLK SPI Clock frequency 12 MHz
1 Cycle time 83.3 ns
2 SS active lead-time 50 ns
3 SS active leg time 50 ns
4 SS inactive time 50 ns
5 SCLK low time 36 ns
6 SCLK high time 36 ns
7 MOSI set-up time 20 ns
8 MOSI hold time 20 ns
9 MISO disable time 30 ns
10 MISO data valid time 35 ns
Cb Bus capacitance 5 40 pF
I2C fast mode timing requirements
fSCL I2C clock frequency 0 400 KHz
1 Hold time (repeated) START condition 600 ns
2 Clock low time 1300 ns
3 Clock high time 600 ns
4 Setup time for a repeated START condition 600 ns
5 Data hold time 0 ns
6 Data setup time 100 ns
7 Rise time of SDA and SCL 300 ns
8 Fall time of SDA and SCL 300 ns
9 Setup time for STOP condition 600 ns
10 Bus free time between a STOP and a START condition 1.3 µs
I2C fast mode plus timing requirements
fSCL I2C clock frequency 0 400 KHz
1 Hold time (repeated) START condition 600 ns
2 Clock low time 1300 ns
3 Clock high time 600 ns
4 Setup time for a repeated START condition 600 ns
5 Data hold time 0 ns
6 Data setup time 100 ns
7 Rise time of SDA and SCL 300 ns
8 Fall time of SDA and SCL 300 ns
9 Setup time for STOP condition 600 ns
10 Bus free time between a STOP and a START condition 1.3 µs