SNVSAT3A June 2017 – June 2021 LP873222-Q1
PRODUCTION DATA
INT_TOP_1 is shown in Table 7-59, Address: 0x19
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
PGOOD_INT | LDO_INT | BUCK_INT | SYNC_CLK_INT | TDIE_SD_INT | TDIE_WARN_INT | OVP_INT | I_MEAS_INT |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7 | PGOOD_INT | R/W | 0 | Latched status bit indicating that the PGOOD pin has changed from active to inactive. Write 1 to clear interrupt. |
6 | LDO_INT | R | 0 | Interrupt indicating that the LDO1 and LDO0 have a pending interrupt. The reason for the interrupt is indicated in the INT_LDO register. This bit is cleared automatically when the INT_LDO register is cleared to 0x00. |
5 | BUCK_INT | R | 0 | Interrupt indicating that the Buck1 and Buck0 have a pending interrupt. The reason for the interrupt is indicated in the INT_BUCK register. This bit is cleared automatically when INT_BUCK register is cleared to 0x00. |
4 | SYNC_CLK_INT | R/W | 0 | Latched status bit indicating that the external clock has appeared or disappeared. Write 1 to clear interrupt. |
3 | TDIE_SD_INT | R/W | 0 | Latched status bit indicating that the die junction temperature has exceeded the thermal shutdown level. The regulators have been disabled if they were enabled and the GPO and GPO2 signals are driven low. The regulators cannot be enabled if this bit is active. The actual status of the thermal shutdown is indicated by the TDIE_SD_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. |
2 | TDIE_WARN_INT | R/W | 0 | Latched status bit indicating that the die junction temperature has exceeded the thermal warning level. The actual status of the thermal warning is indicated by the TDIE_WARN_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. |
1 | OVP_INT | R/W | 0 | Latched status bit indicating that the input voltage has exceeded the over-voltage detection level. The regulators have been disabled if they were enabled and the GPO and GPO2 signals are driven low. The actual status of the over-voltage is indicated by the OVP_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. |
0 | I_MEAS_INT | R/W | 0 | Latched status bit indicating that the load current measurement result is available in the I_LOAD_1 and I_LOAD_2 registers. Write 1 to clear interrupt. |