SNVSBK2A September 2019 – June 2021 LP8733
PRODUCTION DATA
INT_LDO is shown in Table 7-65, Address: 0x1C
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
Reserved - do not use | LDO1_PG _INT | LDO1_SC _INT | LDO1_ILIM _INT | Reserved - do not use | LDO0_PG _INT | LDO0_SC _INT | LDO0_ILIM _INT |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7 | Reserved - do not use | R/W | 0 | |
6 | LDO1_PG_INT | R/W | 0 | Latched status bit indicating that the LDO1 Power-Good event has been detected. Write 1 to clear. |
5 | LDO1_SC_INT | R/W | 0 | Latched status bit indicating that the LDO1 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. |
4 | LDO1_ILIM_INT | R/W | 0 | Latched status bit indicating that the LDO1 output current limit has been active. Write 1 to clear. |
3 | Reserved - do not use | R/W | 0 | |
2 | LDO0_PG_INT | R/W | 0 | Latched status bit indicating that the LDO0 Power-Good event has been detected. Write 1 to clear. |
1 | LDO0_SC_INT | R/W | 0 | Latched status bit indicating that the LDO0 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. |
0 | LDO0_ILIM_INT | R/W | 0 | Latched status bit indicating that the LDO0 output current limit has been active. Write 1 to clear. |