SNVSC07A June 2021 – September 2022 LP876242-Q1
PRODUCTION DATA
Figure 7-39 shows the timing diagram of the LP876242-Q1 after the first supply detection.
tINIT_REF_CLK_LDO is the start-up time for the reference block, LDOVINT and internal oscillator. tINIT_NVM_ANALOG is the time for the device to load the default values of the NVM configurable registers from the NVM memory, and the start-up time for the analog circuits in the device. Both tINIT_REF_CLK_LDO and tINIT_NVM_ANALOG are defined in the electrical characterization table.
tBOOT_BIST is the sum of tABISTrun and tLBISTrun, which are defined in the electrical characterization tables.
The Power Sequence time is the total time for the device to complete the power up sequence. Please refer to Section 7.4.1.5 for more details.
The reset delay time is a configurable wait time for the nRSTOUT and the nRSTOUT_SoC release after the power up sequence is completed.