SNVSAL1C December 2017 – June 2021 LP87702-Q1
PRODUCTION DATA
The digital signals have a debounce filtering. The signal or supply is sampled with a clock signal and a counter. This results as an accuracy of one clock period for the debounce window.
EVENT | SIGNAL/SUPPLY | RISING EDGE | FALLING EDGE |
---|---|---|---|
LENGTH | LENGTH | ||
Enable or Disable for BUCKx, BOOST, or GPOx | ENx | 3 µs(1) | 3 µs(1) |
VANA undervoltage lockout | VANA | Immediate (VANA voltage rising) | Immediate (VANA voltage falling) |
VANA overvoltage | VANA | 1 µs (VANA voltage rising) | 1 µs (VANA voltage falling) |
Thermal warning | TDIE_WARN_INT | 20 µs | 20 µs |
Thermal shutdown | TDIE_SD_INT | 20 µs | 20 µs |
Current limit, BUCKx | 20 µs | 20 µs | |
Current limit, BOOST | 64 µs | 64 µs | |
Overload | FB_B0, FB_B1, VOUT_BST | 1 ms | N/V |
PGx pin and power-good interrupt (voltage monitoring) | PG0, PG1 / FB_B0, FB_B1 | 6 µs | 6 µs |
PGx pin and power-good interrupt (voltage monitoring) | PG0, PG1 / VOUT_BST, VANA, VMON1, VMON2 | 15 µs | 15 µs |