SLLSFQ7 November 2023 MCF8329A
PRODUCTION DATA
In sleep mode all gate drivers are disabled, the GVDD regulator is disabled ,the AVDD regulator is disabled, the sense amplifier, and the I2C bus are disabled. The device can be configured to enter sleep (instead of standby) mode by configuring DEV_MODE to 1b. The entry and exit from sleep state as described in Table 7-6.
INPUT REFERENCE COMMAND MODE | ENTER SLEEP, DEV_MODE = 1b | EXIT FROM SLEEP | ENTER STANDBY, DEV_MODE = 0b | EXIT FROM STANDBY |
---|---|---|---|---|
Analog input at SPEED/WAKE pin | VSPEED/WAKE < VEN_SLfor tDET_SL_ANA if SLEEP_ENTRY_TIME = 00b or 01b; for tDET_SL_PWM if SLEEP_ENTRY_TIME = 10b or 11b | VSPEED/WAKE > VEX_SL | VSPEED/WAKE < VEN_SB | VSPEED/WAKE > VEX_SB |
Analog input at DACOUT/SOx/SPEED_ANA pin | VSPEED/WAKE < VIL | VSPEED/WAKE> VIH | VSPEED/WAKE < VIL or VDACOUT/SOx/SPEED_ANA < VEN_SB | VSPEED/WAKE > VIH and VDACOUT/SOx/SPEED_ANA > VEX_SB |
PWM | VSPEED/WAKE < VIL for tDET_SL_PWM | VSPEED/WAKE > VIH for tDET_PWM | DutySPEED/WAKE < DutyEN_SB for tDET_SL_PWM | DutySPEED/WAKE > DutyEX_SB for tDET_PWM |
Frequency | VSPEED/WAKE < VIL for tDET_SL_PWM | VSPEED/WAKE > VIH for tDET_PWM | FreqSPEED/WAKE < FreqEN_SB for tDET_SL_PWM | FreqSPEED/WAKE > FreqEX_SB for tDET_PWM |
I2C | VSPEED/WAKE< VIL | VSPEED/WAKE > VIH | VSPEED/WAKE < VIL or DIGITAL_SPEED_CTRL < DIGITAL_SPEED_CTRLEN_SB | VSPEED/WAKE > VIH and DIGITAL_SPEED_CTRL > DIGITAL_SPEED_CTRLEX_SB |
During power-up and power-down of the device, the nFAULT pin is held low as the internal regulators are disabled. After the regulators have been enabled, the nFAULT pin is automatically released.