SLAS701B November 2010 – June 2018 MSP430AFE221 , MSP430AFE222 , MSP430AFE223 , MSP430AFE231 , MSP430AFE232 , MSP430AFE233 , MSP430AFE251 , MSP430AFE252 , MSP430AFE253
PRODUCTION DATA.
Timer_A3 is a 16-bit timer/counter with three capture/compare registers. Timer_A3 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-9). Timer_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|
24-PIN PW | 24-PIN PW | ||||
12 - P1.0 | TACLK | TACLK | Timer | NA | |
ACLK | ACLK | ||||
SMCLK | SMCLK | ||||
12 - P1.0 | TACLK | INCLK | |||
18 - P1.2 | TA0 | CCI0A | CCR0 | TA0 | 18 - P1.2 |
18 - P1.2 | TA0 | CCI0B | 24 - P2.0 | ||
DVSS | GND | ||||
DVCC | VCC | ||||
17 - P1.1 | TA1 | CCI1A | CCR1 | TA1 | 17 - P1.1 |
17 - P1.1 | TA1 | CCI1B | 23 - P1.7 | ||
DVSS | GND | ||||
DVCC | VCC | ||||
DVSS | CCI2A | CCR2 | TA2 | 12 - P1.0 | |
ACLK (internal) | CCI2B | 22 - P1.6 | |||
DVSS | GND | ||||
DVCC | VCC |