SLAS272H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
Table 4-1 describes the signals for the MSP430F13x and MSP430F14x MCUs. See Table 4-2 for the MSP430F14x1 signal descriptions.
SIGNAL NAME | PIN NO. | I/O | DESCRIPTION |
---|---|---|---|
AVCC | 64 | Analog supply voltage, positive terminal. Supplies the analog portion of the ADC. | |
AVSS | 62 | Analog supply voltage, negative terminal. Supplies the analog portion of the ADC. | |
DVCC | 1 | Digital supply voltage, positive terminal. Supplies all digital parts. | |
DVSS | 63 | Digital supply voltage, negative terminal. Supplies all digital parts. | |
P1.0/TACLK | 12 | I/O | General-purpose digital I/O pin
Timer_A, clock signal TACLK input |
P1.1/TA0 | 13 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI0A input, compare: Out0 output BSL transmit |
P1.2/TA1 | 14 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI0A input, compare: Out0 output BSL transmit |
P1.3/TA2 | 15 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI2A input, compare: Out2 output |
P1.4/SMCLK | 16 | I/O | General-purpose digital I/O pin
SMCLK signal output |
P1.5/TA0 | 17 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out0 output |
P1.6/TA1 | 18 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out1 output |
P1.7/TA2 | 19 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out2 output/ |
P2.0/ACLK | 20 | I/O | General-purpose digital I/O pin
ACLK output |
P2.1/TAINCLK | 21 | I/O | General-purpose digital I/O pin
Timer_A, clock signal at INCLK |
P2.2/CAOUT/TA0 | 22 | I/O | General-purpose digital I/O pin
Comparator_A output Timer_A, capture: CCI0B input BSL receive |
P2.3/CA0/TA1 | 23 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out1 output Comparator_A input |
P2.4/CA1/TA2 | 24 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out2 output Comparator_A input |
P2.5/ROSC | 25 | I/O | General-purpose digital I/O pin
input for external resistor defining the DCO nominal frequency |
P2.6/ADC12CLK | 26 | I/O | General-purpose digital I/O pin
Conversion clock for ADC |
P2.7/TA0 | 27 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out0 output |
P3.0/STE0 | 28 | I/O | General-purpose digital I/O pin
Slave transmit enable for USART0 in SPI mode |
P3.1/SIMO0 | 29 | I/O | General-purpose digital I/O pin
Slave in/master out of USART0 in SPI mode |
P3.2/SOMI0 | 30 | I/O | General-purpose digital I/O pin
Slave out/master in of USART0 in SPI mode |
P3.3/UCLK0 | 31 | I/O | General-purpose digital I/O
USART0 clock: external input in UART or SPI mode, output in SPI mode |
P3.4/UTXD0 | 32 | I/O | General-purpose digital I/O pin
Transmit data out for USART0 in UART mode |
P3.5/URXD0 | 33 | I/O | General-purpose digital I/O pin
Receive data in for USART0 in UART mode |
P3.6/UTXD1(1) | 34 | I/O | General-purpose digital I/O pin
Transmit data out for USART1 in UART mode |
P3.7/URXD1(1) | 35 | I/O | General-purpose digital I/O pin
Receive data in for USART1 in UART mode |
P4.0/TB0 | .36 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI0A or CCI0B input, compare: Out0 output |
P4.1/TB1 | 37 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI1A or CCI1B input, compare: Out1 output |
P4.2/TB2 | 38 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI2A or CCI2B input, compare: Out2 output |
P4.3/TB3(1) | 39 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI3A or CCI3B input, compare: Out3 output |
P4.4/TB4(1) | 40 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI4A or CCI4B input, compare: Out4 output |
P4.5/TB5(1) | 41 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI5A or CCI5B input, compare: Out5 output |
P4.6/TB6(1) | 42 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI6A or CCI6B input, compare: Out6 output |
P4.7/TBCLK | 43 | I/O | General-purpose digital I/O pin
Timer_B, clock signal TBCLK input |
P5.0/STE1(1) | 44 | I/O | General-purpose digital I/O pin
Slave transmit enable for USART1 in SPI mode |
P5.1/SIMO1(1) | 45 | I/O | General-purpose digital I/O pin
Slave in/master out of USART1 in SPI mode |
P5.2/SOMI1(1) | 46 | I/O | General-purpose digital I/O pin
Slave out/master in of USART1 in SPI mode |
P5.3/UCLK1(1) | 47 | I/O | General-purpose digital I/O pin
USART1 clock: external input in UART or SPI mode, output in SPI mode |
P5.4/MCLK | 48 | I/O | General-purpose digital I/O pin
Main system clock MCLK output |
P5.5/SMCLK | 49 | I/O | General-purpose digital I/O pin
Submain system clock SMCLK output |
P5.6/ACLK | 50 | I/O | General-purpose digital I/O pin
Auxiliary clock ACLK output |
P5.7/TBOUTH | 51 | I/O | General-purpose digital I/O pin
Switch all PWM digital output ports to high impedance for Timer_B7 (TB0 to TB6) |
P6.0/A0 | 59 | I/O | General-purpose digital I/O pin
Analog input A0 for ADC |
P6.1/A1 | 60 | I/O | General-purpose digital I/O pin
Analog input A1 for ADC |
P6.2/A2 | 61 | I/O | General-purpose digital I/O pin
Analog input A2 for ADC |
P6.3/A3 | 2 | I/O | General-purpose digital I/O pin
Analog input A3 for ADC |
P6.4/A4 | 3 | I/O | General-purpose digital I/O pin
Analog input A4 for ADC |
P6.5/A5 | 4 | I/O | General-purpose digital I/O pin
Analog input A5 for ADC |
P6.6/A6 | 5 | I/O | General-purpose digital I/O pin
Analog input A6 for ADC |
P6.7/A7 | 6 | I/O | General-purpose digital I/O pin
Analog input A7 for ADC |
RST/NMI | 58 | I | Reset input
Nonmaskable interrupt input port Bootloader start |
TCK | 57 | I | Test clock, the clock input port for device programming test and bootloader start |
TDI/TCLK | 55 | I | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK. |
TDO/TDI | 54 | I/O | Test data output or programming data input |
TMS | 56 | I | Test mode select, used as an input port for device programming and test |
VeREF+ | 10 | I | Input for an external reference voltage to the ADC |
VREF+ | 7 | O | Output of positive terminal of the reference voltage in the ADC |
VREF−/VeREF− | 11 | I | Negative terminal for the ADC reference voltage for both sources, the internal reference voltage or an external applied reference voltage |
XIN | 8 | I | Input port for crystal oscillator XT1, standard or watch crystals can be connected |
XOUT | 9 | O | Output terminal of crystal oscillator XT1 |
XT2IN | 53 | I | Input port for crystal oscillator XT2, only standard crystals can be connected |
XT2OUT | 52 | O | Output terminal of crystal oscillator XT2 |
QFN Pad | NA | NA | QFN package pad, connect to DVSS |
Table 4-2 describes the signals for the MSP430F14x1 MCUs. See Table 4-1 for the MSP430F13x and MSP430F14x signal descriptions.
SIGNAL NAME | PIN NO. | I/O | DESCRIPTION |
---|---|---|---|
AVCC | 64 | Analog supply voltage positive terminal | |
AVSS | 62 | Analog supply voltage negative terminal | |
DVCC | 1 | Digital supply voltage, positive terminal. Supplies all digital parts. | |
DVSS | 63 | Digital supply voltage, negative terminal. Supplies all digital parts. | |
P1.0/TACLK | 12 | I/O | General-purpose digital I/O pin
Timer_A, clock signal TACLK input |
P1.1/TA0 | 13 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI0A input, compare: Out0 output BSL transmit |
P1.2/TA1 | 14 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI1A input, compare: Out1 output |
P1.3/TA2 | 15 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI2A input, compare: Out2 output |
P1.4/SMCLK | 16 | I/O | General-purpose digital I/O pin
SMCLK signal output |
P1.5/TA0 | 17 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out0 output |
P1.6/TA1 | 18 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out1 output |
P1.7/TA2 | 19 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out2 output |
P2.0/ACLK | 20 | I/O | General-purpose digital I/O pin
ACLK output |
P2.1/TAINCLK | 21 | I/O | General-purpose digital I/O pin
Timer_A, clock signal at INCLK |
P2.2/CAOUT/TA0 | 22 | I/O | General-purpose digital I/O pin
Timer_A, capture: CCI0B input Comparator_A output BSL receive |
P2.3/CA0/TA1 | 23 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out1 output Comparator_A input |
P2.4/CA1/TA2 | 24 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out2 output Comparator_A input |
P2.5/ROSC | 25 | I/O | General-purpose digital I/O pin
Input for external resistor defining the DCO nominal frequency |
P2.6 | 26 | I/O | General-purpose digital I/O pin |
P2.7/TA0 | 27 | I/O | General-purpose digital I/O pin
Timer_A, compare: Out0 output |
P3.0/STE0 | 28 | I/O | General-purpose digital I/O pin
Slave transmit enable for USART0 in SPI mode |
P3.1/SIMO0 | 29 | I/O | General-purpose digital I/O pin
Slave in/master out of USART0 in SPI mode |
P3.2/SOMI0 | 30 | I/O | General-purpose digital I/O pin
Slave out/master in of USART0 in SPI mode |
P3.3/UCLK0 | 31 | I/O | General-purpose digital I/O
USART0 clock: external input in UART or SPI mode, output in SPI mode |
P3.4/UTXD0 | 32 | I/O | General-purpose digital I/O pin
Transmit data out for USART0 in UART mode |
P3.5/URXD0 | 33 | I/O | General-purpose digital I/O pin
Receive data in for USART0 in UART mode |
P3.6/UTXD1 | 34 | I/O | General-purpose digital I/O pin
Transmit data out for USART1 in UART mode |
P3.7/URXD1 | 35 | I/O | General-purpose digital I/O pin
Receive data in for USART1 in UART mode |
P4.0/TB0 | .36 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI0A or CCI0B input, compare: Out0 output |
P4.1/TB1 | 37 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI1A or CCI1B input, compare: Out1 output |
P4.2/TB2 | 38 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI2A or CCI2B input, compare: Out2 output |
P4.3/TB3 | 39 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI3A or CCI3B input, compare: Out3 output |
P4.4/TB4 | 40 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI4A or CCI4B input, compare: Out4 output |
P4.5/TB5 | 41 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI5A or CCI5B input, compare: Out5 output |
P4.6/TB6 | 42 | I/O | General-purpose digital I/O pin
Timer_B, capture: CCI6A or CCI6B input, compare: Out6 output |
P4.7/TBCLK | 43 | I/O | General-purpose digital I/O pin
Timer_B, clock signal TBCLK input |
P5.0/STE1 | 44 | I/O | General-purpose digital I/O pin
Slave transmit enable for USART1 in SPI mode |
P5.1/SIMO1 | 45 | I/O | General-purpose digital I/O pin
Slave in/master out of USART1 in SPI mode |
P5.2/SOMI1 | 46 | I/O | General-purpose digital I/O pin
Slave out/master in of USART1 in SPI mode |
P5.3/UCLK1 | 47 | I/O | General-purpose digital I/O pin
USART1 clock: external input in UART or SPI mode, output in SPI mode |
P5.4/MCLK | 48 | I/O | General-purpose digital I/O pin
Main system clock MCLK output |
P5.5/SMCLK | 49 | I/O | General-purpose digital I/O pin
Submain system clock SMCLK output |
P5.6/ACLK | 50 | I/O | General-purpose digital I/O pin
Auxiliary clock ACLK output |
P5.7/TBOUTH | 51 | I/O | General-purpose digital I/O pin
Switch all PWM digital output ports to high impedance for Timer_B7 (TB0 to TB6) |
P6.0 | 59 | I/O | General-purpose digital I/O pin |
P6.1 | 60 | I/O | General-purpose digital I/O pin |
P6.2 | 61 | I/O | General-purpose digital I/O pin |
P6.3 | 2 | I/O | General-purpose digital I/O pin |
P6.4 | 3 | I/O | General-purpose digital I/O pin |
P6.5 | 4 | I/O | General-purpose digital I/O pin |
P6.6 | 5 | I/O | General-purpose digital I/O pin |
P6.7 | 6 | I/O | General-purpose digital I/O pin |
RST/NMI | 58 | I | Reset input
Nonmaskable interrupt input port Bootloader start |
TCK | 57 | I | Test clock, the clock input port for device programming test and bootloader start |
TDI/TCLK | 55 | I | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK. |
TDO/TDI | 54 | I/O | Test data output or programming data input |
TMS | 56 | I | Test mode select, used as an input port for device programming and test |
DVSS | 10 | I | Connect to DVSS |
Reserved | 7 | Reserved, do not connect externally | |
DVSS | 11 | I | Connect to DVSS |
XIN | 8 | I | Input port for crystal oscillator XT1. Standard or watch crystals can be connected. |
XOUT | 9 | O | Output terminal of crystal oscillator XT1 |
XT2IN | 53 | I | Input port for crystal oscillator XT2. Only standard crystals can be connected. |
XT2OUT | 52 | O | Output terminal of crystal oscillator XT2 |
QFN Pad | NA | NA | QFN package pad, connect to DVSS |