SLAS272H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
Timer_A3 is a 16-bit timer/counter with three capture/compare registers. Timer_A3 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-12). Timer_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|
12 - P1.0 | TACLK | TACLK | Timer | NA | |
ACLK | ACLK | ||||
SMCLK | SMCLK | ||||
21 - P2.1 | TAINCLK | INCLK | |||
13 - P1.1 | TA0 | CCI0A | CCR0 | TA0 | 13 - P1.1 |
22 - P2.2 | TA0 | CCI0B | 17 - P1.5 | ||
DVSS | GND | 27 - P2.7 | |||
DVCC | VCC | ||||
14 - P1.2 | TA1 | CCI1A | CCR1 | TA1 | |
CAOUT (internal) | CCI1B | ||||
DVSS | GND | ||||
DVCC | VCC | ||||
15 - P1.3 | TA2 | CCI2A | CCR2 | TA2 | |
ACLK (internal) | CCI2B | ||||
DVSS | GND | ||||
DVCC | VCC |