SLAS272H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
Timer_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer_B7 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-13). Timer_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|
43 - P4.7 | TBCLK | TBCLK | Timer | NA | |
ACLK | ACLK | ||||
SMCLK | SMCLK | ||||
43 - P4.7 | TBCLK | INCLK | |||
36 - P4.0 | TB0 | CCI0A | CCR0 | TB0 | 36 - P4.0 |
36 - P4.0 | TB0 | CCI0B | ADC12 (internal) | ||
DVSS | GND | ||||
DVCC | VCC | ||||
37 - P4.1 | TB1 | CCI1A | CCR1 | TB1 | 37 - P4.1 |
37 - P4.1 | TB1 | CCI1B | ADC12 (internal) | ||
DVSS | GND | ||||
DVCC | VCC | ||||
38 - P4.2 | TB2 | CCI2A | CCR2 | TB2 | 38 - P4.2 |
38 - P4.2 | TB2 | CCI2B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
39 - P4.3 | TB3 | CCI3A | CCR3 | TB3 | 39 - P4.3 |
39 - P4.3 | TB3 | CCI3B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
40 - P4.4 | TB4 | CCI4A | CCR4 | TB4 | 40 - P4.4 |
40 - P4.4 | TB4 | CCI4B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
41 - P4.5 | TB5 | CCI5A | CCR5 | TB5 | 41 - P4.5 |
41 - P4.5 | TB5 | CCI5B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
42 - P4.6 | TB6 | CCI6A | CCR6 | TB6 | 42 - P4.6 |
ACLK (internal) | CCI6B | ||||
DVSS | GND | ||||
DVCC | VCC |