SLAS272H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
The interrupt vectors and the power-up starting address are in the address range 0FFFFh to 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
Power up
External reset Watchdog Flash memory |
WDTIFG
KEYV(1) |
Reset | 0FFFEh | 15, highest |
NMI
Oscillator fault Flash memory access violation |
NMIIFG
OFIFG ACCVIFG(1) |
(Non)maskable(3) | 0FFFCh | 14 |
Timer_B7(4) | TBCCR0 CCIFG(2) | Maskable | 0FFFAh | 13 |
Timer_B7(4) | TBCCR1 to 6 CCIFGs,
TBIFG(1)(2) |
Maskable | 0FFF8h | 12 |
Comparator_A | CAIFG | Maskable | 0FFF9h | 11 |
Watchdog timer | WDTIFG | Maskable | 0FFF4h | 10 |
USART0 receive | URXIFG0 | Maskable | 0FFF2h | 9 |
USART0 transmit | UTXIFG0 | Maskable | 0FFF0h | 8 |
ADC12(5) | ADC12IFG(1)(2) | Maskable | 0FFEEh | 7 |
Timer_A3 | TACCR0 CCIFG(2) | Maskable | 0FFECh | 6 |
Timer_A3 | TACCR1 CCIFG,
TACCR2 CCIFG, TAIFG(1)(2) |
Maskable | 0FFEAh | 5 |
I/O port P1 (eight flags) | P1IFG.0 to P1IFG.7(1)(2) | Maskable | 0FFE8h | 4 |
USART1 receive | URXIFG1 | Maskable | 0FFE6h | 3 |
USART1 transmit | UTXIFG1 | Maskable | 0FFE4h | 2 |
I/O port P2 (eight flags) | P2IFG.0 to P2IFG.7(1)(2) | Maskable | 0FFE2h | 1 |
– | – | – | 0FFE0h | 0, lowest |