SLAS677G September 2010 – May 2020 MSP430F5304 , MSP430F5308 , MSP430F5309 , MSP430F5310
PRODUCTION DATA.
Table 4-1 describes the signals for all device variants and package options.
TERMINAL | I/O(1) | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | NO. | ||||
RGC | RGZ, PT | ZXH, ZQE | |||
P6.4/CB4/A4 | 5 | N/A | C1 | I/O | General-purpose digital I/O
Comparator_B input CB4 (not available on RGZ or PT package devices) Analog input A4 for ADC (not available on RGZ or PT package devices) |
P6.5/CB5/A5 | 6 | N/A | D2 | I/O | General-purpose digital I/O
Comparator_B input CB5 (not available on RGZ or PT package devices) Analog input A5 for ADC (not available on RGZ or PT package devices) |
P6.6/CB6/A6 | 7 | N/A | D1 | I/O | General-purpose digital I/O
Comparator_B input CB6 (not available on RGZ or PT package devices) Analog input A6 for ADC (not available on RGZ or PT package devices) |
P6.7/CB7/A7 | 8 | N/A | D3 | I/O | General-purpose digital I/O
Comparator_B input CB7 (not available on RGZ or PT package devices) Analog input A7 for ADC (not available on RGZ or PT package devices) |
P5.0/A8/VeREF+ | 9 | 5 | E1 | I/O | General-purpose digital I/O
Analog input A8 for ADC Input for an external reference voltage to the ADC |
P5.1/A9/VeREF- | 10 | 6 | E2 | I/O | General-purpose digital I/O
Analog input A9 for ADC Negative terminal for an externally provided ADC reference |
AVCC1 | 11 | 7 | F2 | Analog power supply | |
P5.4/XIN | 12 | 8 | F1 | I/O | General-purpose digital I/O
Input terminal for crystal oscillator XT1 |
P5.5/XOUT | 13 | 9 | G1 | I/O | General-purpose digital I/O
Output terminal of crystal oscillator XT1 |
AVSS1 | 14 | 10 | G2 | Analog ground supply | |
DVCC1 | 15 | 11 | H1 | Digital power supply | |
DVSS1 | 16 | 12 | J1 | Digital ground supply | |
VCORE(3) | 17 | 13 | J2 | Regulated core power supply output (internal use only, no external current loading) | |
P1.0/TA0CLK/ACLK | 18 | 14 | H2 | I/O | General-purpose digital I/O with port interrupt
TA0 clock signal TA0CLK input ACLK output (divided by 1, 2, 4, 8, 16, or 32) |
P1.1/TA0.0 | 19 | 15 | H3 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR0 capture: CCI0A input, compare: Out0 output BSL transmit output |
P1.2/TA0.1 | 20 | 16 | J3 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR1 capture: CCI1A input, compare: Out1 output BSL receive input |
P1.3/TA0.2 | 21 | 17 | G4 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR2 capture: CCI2A input, compare: Out2 output |
P1.4/TA0.3 | 22 | 18 | H4 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR3 capture: CCI3A input compare: Out3 output |
P1.5/TA0.4 | 23 | 19 | J4 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR4 capture: CCI4A input, compare: Out4 output |
P1.6/TA1CLK/CBOUT | 24 | 20 | G5 | I/O | General-purpose digital I/O with port interrupt
TA1 clock signal TA1CLK input Comparator_B output |
P1.7/TA1.0 | 25 | 21 | H5 | I/O | General-purpose digital I/O with port interrupt
TA1 CCR0 capture: CCI0A input, compare: Out0 output |
P2.0/TA1.1 | 26 | 22 | J5 | I/O | General-purpose digital I/O with port interrupt
TA1 CCR1 capture: CCI1A input, compare: Out1 output |
P2.1/TA1.2 | 27 | N/A | G6 | I/O | General-purpose digital I/O with port interrupt
TA1 CCR2 capture: CCI2A input, compare: Out2 output |
P2.2/TA2CLK/SMCLK | 28 | N/A | J6 | I/O | General-purpose digital I/O with port interrupt
TA2 clock signal TA2CLK input ; SMCLK output |
P2.3/TA2.0 | 29 | N/A | H6 | I/O | General-purpose digital I/O with port interrupt
TA2 CCR0 capture: CCI0A input, compare: Out0 output |
P2.4/TA2.1 | 30 | N/A | J7 | I/O | General-purpose digital I/O with port interrupt
TA2 CCR1 capture: CCI1A input, compare: Out1 output |
P2.5/TA2.2 | 31 | N/A | J8 | I/O | General-purpose digital I/O with port interrupt
TA2 CCR2 capture: CCI2A input, compare: Out2 output |
P2.6/RTCCLK/DMAE0 | 32 | N/A | J9 | I/O | General-purpose digital I/O with port interrupt
RTC clock output for calibration DMA external trigger input |
P2.7/UCB0STE/UCA0CLK | 33 | N/A | H7 | I/O | General-purpose digital I/O with port interrupt
Slave transmit enable – USCI_B0 SPI mode Clock signal input – USCI_A0 SPI slave mode Clock signal output – USCI_A0 SPI master mode |
P3.0/UCB0SIMO/UCB0SDA | 34 | N/A | H8 | I/O | General-purpose digital I/O
Slave in, master out – USCI_B0 SPI mode I2C data – USCI_B0 I2C mode |
P3.1/UCB0SOMI/UCB0SCL | 35 | N/A | H9 | I/O | General-purpose digital I/O
Slave out, master in – USCI_B0 SPI mode I2C clock – USCI_B0 I2C mode |
P3.2/UCB0CLK/UCA0STE | 36 | N/A | G8 | I/O | General-purpose digital I/O
Clock signal input – USCI_B0 SPI slave mode Clock signal output – USCI_B0 SPI master mode Slave transmit enable – USCI_A0 SPI mode |
P3.3/UCA0TXD/UCA0SIMO | 37 | N/A | G9 | I/O | General-purpose digital I/O
Transmit data – USCI_A0 UART mode Slave in, master out – USCI_A0 SPI mode |
P3.4/UCA0RXD/UCA0SOMI | 38 | N/A | G7 | I/O | General-purpose digital I/O
Receive data – USCI_A0 UART mode Slave out, master in – USCI_A0 SPI mode |
P4.0/PM_UCB1STE/ PM_UCA1CLK | 41 | 29 | E8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave transmit enable – USCI_B1 SPI mode Default mapping: Clock signal input – USCI_A1 SPI slave mode Default mapping: Clock signal output – USCI_A1 SPI master mode |
P4.1/PM_UCB1SIMO/ PM_UCB1SDA | 42 | 30 | E7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave in, master out – USCI_B1 SPI mode Default mapping: I2C data – USCI_B1 I2C mode |
P4.2/PM_UCB1SOMI/ PM_UCB1SCL | 43 | 31 | D9 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave out, master in – USCI_B1 SPI mode Default mapping: I2C clock – USCI_B1 I2C mode |
P4.3/PM_UCB1CLK/ PM_UCA1STE | 44 | 32 | D8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Clock signal input – USCI_B1 SPI slave mode Default mapping: Clock signal output – USCI_B1 SPI master mode Default mapping: Slave transmit enable – USCI_A1 SPI mode |
DVSS2 | 39 | 27 | F9 | Digital ground supply | |
DVCC2 | 40 | 28 | E9 | Digital power supply | |
P4.4/PM_UCA1TXD/ PM_UCA1SIMO | 45 | 33 | D7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Transmit data – USCI_A1 UART mode Default mapping: Slave in, master out – USCI_A1 SPI mode |
P4.5/PM_UCA1RXD/ PM_UCA1SOMI | 46 | 34 | C9 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Receive data – USCI_A1 UART mode Default mapping: Slave out, master in – USCI_A1 SPI mode |
P4.6/PM_NONE | 47 | 35 | C8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: no secondary function. |
P4.7/PM_NONE | 48 | 36 | C7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: no secondary function. |
VSSU | 49 | 37 | B8, B9 | PU ground supply | |
PU.0 | 50 | 38 | A9 | I/O | General-purpose digital I/O - controlled by PU control register.
Port U is supplied by the LDOO rail. |
NC | 51 | 39 | B7 | I/O | No connect. |
PU.1 | 52 | 40 | A8 | I/O | General-purpose digital I/O - controlled by PU control register
Port U is supplied by the LDOO rail. |
LDOI | 53 | 41 | A7 | LDO input | |
LDOO | 54 | 42 | A6 | LDO output | |
NC | 55 | 43 | B6 | No connect. | |
AVSS2 | 56 | 44 | A5 | Analog ground supply | |
P5.2/XT2IN | 57 | 45 | B5 | I/O | General-purpose digital I/O
Input terminal for crystal oscillator XT2 |
P5.3/XT2OUT | 58 | 46 | B4 | I/O | General-purpose digital I/O
Output terminal of crystal oscillator XT2 |
TEST/SBWTCK | 59 | 47 | A4 | I | Test mode pin – select digital I/O on JTAG pins
Spy-Bi-Wire input clock |
PJ.0/TDO | 60 | 23 | C5 | I/O | General-purpose digital I/O
Test data output port |
PJ.1/TDI/TCLK | 61 | 24 | C4 | I/O | General-purpose digital I/O
Test data input or test clock input |
PJ.2/TMS | 62 | 25 | A3 | I/O | General-purpose digital I/O
Test mode select |
PJ.3/TCK | 63 | 26 | B3 | I/O | General-purpose digital I/O
Test clock |
RST/NMI/SBWTDIO | 64 | 48 | A2 | I/O | Reset input active low(4)
Nonmaskable interrupt input Spy-Bi-Wire data input/output |
P6.0/CB0/A0 | 1 | 1 | A1 | I/O | General-purpose digital I/O
Comparator_B input CB0 (not available on F5304 device) Analog input A0 for ADC |
P6.1/CB1/A1 | 2 | 2 | B2 | I/O | General-purpose digital I/O
Comparator_B input CB1 (not available on F5304 device) Analog input A1 for ADC |
P6.2/CB2/A2 | 3 | 3 | B1 | I/O | General-purpose digital I/O
Comparator_B input CB2 (not available on F5304 device) Analog input A2 for ADC |
P6.3/CB3/A3 | 4 | 4 | C2 | I/O | General-purpose digital I/O
Comparator_B input CB3 (not available on F5304 device) Analog input A3 for ADC |
Reserved | N/A | N/A | (2) | ||
Thermal Pad | Pad | Pad | N/A | Exposed thermal pad on QFN packages. TI recommends connection to VSS (not available on PT package devices). |