Table 3-1 Device Comparison(1)(2)
DEVICE |
FLASH
(KB) |
SRAM
(KB) |
Timer_A(3) |
Timer_B(4) |
USCI |
ADC12_A
(Ch) |
Comp_B
(Ch) |
I/Os |
PACKAGE |
CHANNEL A:
UART, IrDA, SPI |
CHANNEL B:
SPI, I2C |
MSP430F5342 |
128 |
10 |
5, 3(5), 3(6) |
7 |
2 |
2 |
7 ext, 2 int |
5 |
38 |
48 RGZ |
MSP430F5341 |
96 |
8 |
5, 3(5), 3(6) |
7 |
2 |
2 |
7 ext, 2 int |
5 |
38 |
48 RGZ |
MSP430F5340 |
64 |
6 |
5, 3(5), 3(6) |
7 |
2 |
2 |
7 ext, 2 int |
5 |
38 |
48 RGZ |
(1) For the most current package and ordering information, see the
Package Option Addendum in
Section 8, or see the TI website at
www.ti.com.
(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at
www.ti.com/packaging.
(3) Each number in the sequence represents an instantiation of Timer_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
(4) Each number in the sequence represents an instantiation of Timer_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
(5) Only one PWM output and one external capture input available at pin.
(6) No PWM outputs or external capture inputs available at pins.