SLAS645L July 2009 – May 2020 MSP430F5500 , MSP430F5501 , MSP430F5502 , MSP430F5503 , MSP430F5504 , MSP430F5505 , MSP430F5506 , MSP430F5507 , MSP430F5508 , MSP430F5509 , MSP430F5510
PRODUCTION DATA.
The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 6-1). The vector contains the 16-bit address of the interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
System Reset
Power up External reset Watchdog time-out, password violation Flash memory password violation |
WDTIFG, KEYV (SYSRSTIV)(1)(3) | Reset | 0FFFEh | 63, highest |
System NMI
PMM Vacant memory access JTAG mailbox |
SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG, VLRLIFG, VLRHIFG, VMAIFG, JMBINIFG, JMBOUTIFG (SYSSNIV)(1) | (Non)maskable | 0FFFCh | 62 |
User NMI
NMI Oscillator fault Flash memory access violation |
NMIIFG, OFIFG, ACCVIFG, BUSIFG (SYSUNIV)(1)(3) | (Non)maskable | 0FFFAh | 61 |
Comp_B | Comparator B interrupt flags (CBIV)(1)(2) | Maskable | 0FFF8h | 60 |
TB0 | TB0CCR0 CCIFG0 (2) | Maskable | 0FFF6h | 59 |
TB0 | TB0CCR1 CCIFG1 to TB0CCR6 CCIFG6,
TB0IFG (TB0IV)(1)(2) |
Maskable | 0FFF4h | 58 |
Watchdog Timer_A interval timer mode | WDTIFG | Maskable | 0FFF2h | 57 |
USCI_A0 receive or transmit | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1)(2) | Maskable | 0FFF0h | 56 |
USCI_B0 receive or transmit | UCB0RXIFG, UCB0TXIFG (UCB0IV)(1)(2) | Maskable | 0FFEEh | 55 |
ADC10_A | ADC10IFG0(1)(2)(5) | Maskable | 0FFECh | 54 |
TA0 | TA0CCR0 CCIFG0(2) | Maskable | 0FFEAh | 53 |
TA0 | TA0CCR1 CCIFG1 to TA0CCR4 CCIFG4,
TA0IFG (TA0IV)(1)(2) |
Maskable | 0FFE8h | 52 |
USB_UBM | USB interrupts (USBIV)(1)(2) | Maskable | 0FFE6h | 51 |
DMA | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV)(1)(2) | Maskable | 0FFE4h | 50 |
TA1 | TA1CCR0 CCIFG0(2) | Maskable | 0FFE2h | 49 |
TA1 | TA1CCR1 CCIFG1 to TA1CCR2 CCIFG2,
TA1IFG (TA1IV)(1)(2) |
Maskable | 0FFE0h | 48 |
I/O port P1 | P1IFG.0 to P1IFG.7 (P1IV)(1)(2) | Maskable | 0FFDEh | 47 |
USCI_A1 receive or transmit | UCA1RXIFG, UCA1TXIFG (UCA1IV)(1)(2) | Maskable | 0FFDCh | 46 |
USCI_B1 receive or transmit | UCB1RXIFG, UCB1TXIFG (UCB1IV)(1)(2) | Maskable | 0FFDAh | 45 |
TA2 | TA2CCR0 CCIFG0(2) | Maskable | 0FFD8h | 44 |
TA2 | TA2CCR1 CCIFG1 to TA2CCR2 CCIFG2,
TA2IFG (TA2IV)(1)(2) |
Maskable | 0FFD6h | 43 |
I/O port P2 | P2IFG.0 to P2IFG.7 (P2IV)(1)(2) | Maskable | 0FFD4h | 42 |
RTC_A | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG (RTCIV)(1)(2) | Maskable | 0FFD2h | 41 |
Reserved | Reserved(4) | 0FFD0h | 40 | |
⋮ | ⋮ | |||
0FF80h | 0, lowest |