SLAS645L July 2009 – May 2020 MSP430F5500 , MSP430F5501 , MSP430F5502 , MSP430F5503 , MSP430F5504 , MSP430F5505 , MSP430F5506 , MSP430F5507 , MSP430F5508 , MSP430F5509 , MSP430F5510
PRODUCTION DATA.
Table 6-15 lists the base address for the registers of all supported peripherals.
MODULE NAME | BASE ADDRESS | OFFSET ADDRESS RANGE |
---|---|---|
Special Functions (see Table 6-16) | 0100h | 000h–01Fh |
PMM (see Table 6-17) | 0120h | 000h–010h |
Flash Control (see Table 6-18) | 0140h | 000h–00Fh |
CRC16 (see Table 6-19) | 0150h | 000h–007h |
RAM Control (see Table 6-20) | 0158h | 000h–001h |
Watchdog (see Table 6-21) | 015Ch | 000h–001h |
UCS (see Table 6-22) | 0160h | 000h–01Fh |
SYS (see Table 6-23) | 0180h | 000h–01Fh |
Shared Reference (see Table 6-24) | 01B0h | 000h–001h |
Port Mapping Control (see Table 6-25) | 01C0h | 000h–002h |
Port Mapping Port P4 (see Table 6-25) | 01E0h | 000h–007h |
Port P1, P2 (see Table 6-26) | 0200h | 000h–01Fh |
Port P3, P4 (see Table 6-27) | 0220h | 000h–00Bh |
Port P5, P6 (see Table 6-28) | 0240h | 000h–00Bh |
Port PJ (see Table 6-29) | 0320h | 000h–01Fh |
TA0 (see Table 6-30) | 0340h | 000h–02Eh |
TA1 (see Table 6-31) | 0380h | 000h–02Eh |
TB0 (see Table 6-32) | 03C0h | 000h–02Eh |
TA2 (see Table 6-33) | 0400h | 000h–02Eh |
Real-Time Clock (RTC_A) (see Table 6-34) | 04A0h | 000h–01Bh |
32-Bit Hardware Multiplier (see Table 6-35) | 04C0h | 000h–02Fh |
DMA General Control (see Table 6-36) | 0500h | 000h–00Fh |
DMA Channel 0 (see Table 6-36) | 0510h | 000h–00Ah |
DMA Channel 1 (see Table 6-36) | 0520h | 000h–00Ah |
DMA Channel 2 (see Table 6-36) | 0530h | 000h–00Ah |
USCI_A0 (see Table 6-37) | 05C0h | 000h–01Fh |
USCI_B0 (see Table 6-38) | 05E0h | 000h–01Fh |
USCI_A1 (see Table 6-39) | 0600h | 000h–01Fh |
USCI_B1 (see Table 6-40) | 0620h | 000h–01Fh |
ADC10_A (see Table 6-41) | 0740h | 000h–01Fh |
Comparator_B (see Table 6-42) | 08C0h | 000h–00Fh |
USB configuration (see Table 6-43) | 0900h | 000h–014h |
USB control (see Table 6-44) | 0920h | 000h–01Fh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
SFR interrupt enable | SFRIE1 | 00h |
SFR interrupt flag | SFRIFG1 | 02h |
SFR reset pin control | SFRRPCR | 04h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
PMM control 0 | PMMCTL0 | 00h |
PMM control 1 | PMMCTL1 | 02h |
SVS high-side control | SVSMHCTL | 04h |
SVS low-side control | SVSMLCTL | 06h |
PMM interrupt flags | PMMIFG | 0Ch |
PMM interrupt enable | PMMIE | 0Eh |
PMM power mode 5 control | PM5CTL0 | 10h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Flash control 1 | FCTL1 | 00h |
Flash control 3 | FCTL3 | 04h |
Flash control 4 | FCTL4 | 06h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
CRC data input | CRC16DI | 00h |
CRC data input reverse byte | CRCDIRB | 02h |
CRC initialization and result | CRCINIRES | 04h |
CRC result reverse byte | CRCRESR | 06h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
RAM control 0 | RCCTL0 | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Watchdog timer control | WDTCTL | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
UCS control 0 | UCSCTL0 | 00h |
UCS control 1 | UCSCTL1 | 02h |
UCS control 2 | UCSCTL2 | 04h |
UCS control 3 | UCSCTL3 | 06h |
UCS control 4 | UCSCTL4 | 08h |
UCS control 5 | UCSCTL5 | 0Ah |
UCS control 6 | UCSCTL6 | 0Ch |
UCS control 7 | UCSCTL7 | 0Eh |
UCS control 8 | UCSCTL8 | 10h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
System control | SYSCTL | 00h |
Bootloader configuration area | SYSBSLC | 02h |
JTAG mailbox control | SYSJMBC | 06h |
JTAG mailbox input 0 | SYSJMBI0 | 08h |
JTAG mailbox input 1 | SYSJMBI1 | 0Ah |
JTAG mailbox output 0 | SYSJMBO0 | 0Ch |
JTAG mailbox output 1 | SYSJMBO1 | 0Eh |
Bus error vector generator | SYSBERRIV | 18h |
User NMI vector generator | SYSUNIV | 1Ah |
System NMI vector generator | SYSSNIV | 1Ch |
Reset vector generator | SYSRSTIV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Shared reference control | REFCTL | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port mapping key/ID | PMAPKEYID | 00h |
Port mapping control | PMAPCTL | 02h |
Port P4.0 mapping | P4MAP0 | 00h |
Port P4.1 mapping | P4MAP1 | 01h |
Port P4.2 mapping | P4MAP2 | 02h |
Port P4.3 mapping | P4MAP3 | 03h |
Port P4.4 mapping | P4MAP4 | 04h |
Port P4.5 mapping | P4MAP5 | 05h |
Port P4.6 mapping | P4MAP6 | 06h |
Port P4.7 mapping | P4MAP7 | 07h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P1 input | P1IN | 00h |
Port P1 output | P1OUT | 02h |
Port P1 direction | P1DIR | 04h |
Port P1 resistor enable | P1REN | 06h |
Port P1 drive strength | P1DS | 08h |
Port P1 selection | P1SEL | 0Ah |
Port P1 interrupt vector word | P1IV | 0Eh |
Port P1 interrupt edge select | P1IES | 18h |
Port P1 interrupt enable | P1IE | 1Ah |
Port P1 interrupt flag | P1IFG | 1Ch |
Port P2 input | P2IN | 01h |
Port P2 output | P2OUT | 03h |
Port P2 direction | P2DIR | 05h |
Port P2 resistor enable | P2REN | 07h |
Port P2 drive strength | P2DS | 09h |
Port P2 selection | P2SEL | 0Bh |
Port P2 interrupt vector word | P2IV | 1Eh |
Port P2 interrupt edge select | P2IES | 19h |
Port P2 interrupt enable | P2IE | 1Bh |
Port P2 interrupt flag | P2IFG | 1Dh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P3 input | P3IN | 00h |
Port P3 output | P3OUT | 02h |
Port P3 direction | P3DIR | 04h |
Port P3 resistor enable | P3REN | 06h |
Port P3 drive strength | P3DS | 08h |
Port P3 selection | P3SEL | 0Ah |
Port P4 input | P4IN | 01h |
Port P4 output | P4OUT | 03h |
Port P4 direction | P4DIR | 05h |
Port P4 resistor enable | P4REN | 07h |
Port P4 drive strength | P4DS | 09h |
Port P4 selection | P4SEL | 0Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P5 input | P5IN | 00h |
Port P5 output | P5OUT | 02h |
Port P5 direction | P5DIR | 04h |
Port P5 resistor enable | P5REN | 06h |
Port P5 drive strength | P5DS | 08h |
Port P5 selection | P5SEL | 0Ah |
Port P6 input | P6IN | 01h |
Port P6 output | P6OUT | 03h |
Port P6 direction | P6DIR | 05h |
Port P6 resistor enable | P6REN | 07h |
Port P6 drive strength | P6DS | 09h |
Port P6 selection | P6SEL | 0Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port PJ input | PJIN | 00h |
Port PJ output | PJOUT | 02h |
Port PJ direction | PJDIR | 04h |
Port PJ resistor enable | PJREN | 06h |
Port PJ drive strength | PJDS | 08h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA0 control | TA0CTL | 00h |
Capture/compare control 0 | TA0CCTL0 | 02h |
Capture/compare control 1 | TA0CCTL1 | 04h |
Capture/compare control 2 | TA0CCTL2 | 06h |
Capture/compare control 3 | TA0CCTL3 | 08h |
Capture/compare control 4 | TA0CCTL4 | 0Ah |
TA0 counter | TA0R | 10h |
Capture/compare 0 | TA0CCR0 | 12h |
Capture/compare 1 | TA0CCR1 | 14h |
Capture/compare 2 | TA0CCR2 | 16h |
Capture/compare 3 | TA0CCR3 | 18h |
Capture/compare 4 | TA0CCR4 | 1Ah |
TA0 expansion 0 | TA0EX0 | 20h |
TA0 interrupt vector | TA0IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA1 control | TA1CTL | 00h |
Capture/compare control 0 | TA1CCTL0 | 02h |
Capture/compare control 1 | TA1CCTL1 | 04h |
Capture/compare control 2 | TA1CCTL2 | 06h |
TA1 counter | TA1R | 10h |
Capture/compare 0 | TA1CCR0 | 12h |
Capture/compare 1 | TA1CCR1 | 14h |
Capture/compare 2 | TA1CCR2 | 16h |
TA1 expansion 0 | TA1EX0 | 20h |
TA1 interrupt vector | TA1IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TB0 control | TB0CTL | 00h |
Capture/compare control 0 | TB0CCTL0 | 02h |
Capture/compare control 1 | TB0CCTL1 | 04h |
Capture/compare control 2 | TB0CCTL2 | 06h |
Capture/compare control 3 | TB0CCTL3 | 08h |
Capture/compare control 4 | TB0CCTL4 | 0Ah |
Capture/compare control 5 | TB0CCTL5 | 0Ch |
Capture/compare control 6 | TB0CCTL6 | 0Eh |
TB0 counter | TB0R | 10h |
Capture/compare 0 | TB0CCR0 | 12h |
Capture/compare 1 | TB0CCR1 | 14h |
Capture/compare 2 | TB0CCR2 | 16h |
Capture/compare 3 | TB0CCR3 | 18h |
Capture/compare 4 | TB0CCR4 | 1Ah |
Capture/compare 5 | TB0CCR5 | 1Ch |
Capture/compare 6 | TB0CCR6 | 1Eh |
TB0 expansion 0 | TB0EX0 | 20h |
TB0 interrupt vector | TB0IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA2 control | TA2CTL | 00h |
Capture/compare control 0 | TA2CCTL0 | 02h |
Capture/compare control 1 | TA2CCTL1 | 04h |
Capture/compare control 2 | TA2CCTL2 | 06h |
TA2 counter | TA2R | 10h |
Capture/compare 0 | TA2CCR0 | 12h |
Capture/compare 1 | TA2CCR1 | 14h |
Capture/compare 2 | TA2CCR2 | 16h |
TA2 expansion 0 | TA2EX0 | 20h |
TA2 interrupt vector | TA2IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
RTC control 0 | RTCCTL0 | 00h |
RTC control 1 | RTCCTL1 | 01h |
RTC control 2 | RTCCTL2 | 02h |
RTC control 3 | RTCCTL3 | 03h |
RTC prescaler 0 control | RTCPS0CTL | 08h |
RTC prescaler 1 control | RTCPS1CTL | 0Ah |
RTC prescaler 0 | RTCPS0 | 0Ch |
RTC prescaler 1 | RTCPS1 | 0Dh |
RTC interrupt vector word | RTCIV | 0Eh |
RTC seconds/counter 1 | RTCSEC/RTCNT1 | 10h |
RTC minutes/counter 2 | RTCMIN/RTCNT2 | 11h |
RTC hours/counter 3 | RTCHOUR/RTCNT3 | 12h |
RTC day of week/counter register 4 | RTCDOW/RTCNT4 | 13h |
RTC days | RTCDAY | 14h |
RTC month | RTCMON | 15h |
RTC year low | RTCYEARL | 16h |
RTC year high | RTCYEARH | 17h |
RTC alarm minutes | RTCAMIN | 18h |
RTC alarm hours | RTCAHOUR | 19h |
RTC alarm day of week | RTCADOW | 1Ah |
RTC alarm days | RTCADAY | 1Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
16-bit operand 1 – multiply | MPY | 00h |
16-bit operand 1 – signed multiply | MPYS | 02h |
16-bit operand 1 – multiply accumulate | MAC | 04h |
16-bit operand 1 – signed multiply accumulate | MACS | 06h |
16-bit operand 2 | OP2 | 08h |
16 × 16 result low word | RESLO | 0Ah |
16 × 16 result high word | RESHI | 0Ch |
16 × 16 sum extension register | SUMEXT | 0Eh |
32-bit operand 1 – multiply low word | MPY32L | 10h |
32-bit operand 1 – multiply high word | MPY32H | 12h |
32-bit operand 1 – signed multiply low word | MPYS32L | 14h |
32-bit operand 1 – signed multiply high word | MPYS32H | 16h |
32-bit operand 1 – multiply accumulate low word | MAC32L | 18h |
32-bit operand 1 – multiply accumulate high word | MAC32H | 1Ah |
32-bit operand 1 – signed multiply accumulate low word | MACS32L | 1Ch |
32-bit operand 1 – signed multiply accumulate high word | MACS32H | 1Eh |
32-bit operand 2 – low word | OP2L | 20h |
32-bit operand 2 – high word | OP2H | 22h |
32 × 32 result 0 – least significant word | RES0 | 24h |
32 × 32 result 1 | RES1 | 26h |
32 × 32 result 2 | RES2 | 28h |
32 × 32 result 3 – most significant word | RES3 | 2Ah |
MPY32 control 0 | MPY32CTL0 | 2Ch |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
DMA channel 0 control | DMA0CTL | 00h |
DMA channel 0 source address low | DMA0SAL | 02h |
DMA channel 0 source address high | DMA0SAH | 04h |
DMA channel 0 destination address low | DMA0DAL | 06h |
DMA channel 0 destination address high | DMA0DAH | 08h |
DMA channel 0 transfer size | DMA0SZ | 0Ah |
DMA channel 1 control | DMA1CTL | 00h |
DMA channel 1 source address low | DMA1SAL | 02h |
DMA channel 1 source address high | DMA1SAH | 04h |
DMA channel 1 destination address low | DMA1DAL | 06h |
DMA channel 1 destination address high | DMA1DAH | 08h |
DMA channel 1 transfer size | DMA1SZ | 0Ah |
DMA channel 2 control | DMA2CTL | 00h |
DMA channel 2 source address low | DMA2SAL | 02h |
DMA channel 2 source address high | DMA2SAH | 04h |
DMA channel 2 destination address low | DMA2DAL | 06h |
DMA channel 2 destination address high | DMA2DAH | 08h |
DMA channel 2 transfer size | DMA2SZ | 0Ah |
DMA module control 0 | DMACTL0 | 00h |
DMA module control 1 | DMACTL1 | 02h |
DMA module control 2 | DMACTL2 | 04h |
DMA module control 3 | DMACTL3 | 06h |
DMA module control 4 | DMACTL4 | 08h |
DMA interrupt vector | DMAIV | 0Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
USCI control 1 | UCA0CTL1 | 00h |
USCI control 0 | UCA0CTL0 | 01h |
USCI baud rate 0 | UCA0BR0 | 06h |
USCI baud rate 1 | UCA0BR1 | 07h |
USCI modulation control | UCA0MCTL | 08h |
USCI status | UCA0STAT | 0Ah |
USCI receive buffer | UCA0RXBUF | 0Ch |
USCI transmit buffer | UCA0TXBUF | 0Eh |
USCI LIN control | UCA0ABCTL | 10h |
USCI IrDA transmit control | UCA0IRTCTL | 12h |
USCI IrDA receive control | UCA0IRRCTL | 13h |
USCI interrupt enable | UCA0IE | 1Ch |
USCI interrupt flags | UCA0IFG | 1Dh |
USCI interrupt vector word | UCA0IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
USCI synchronous control 1 | UCB0CTL1 | 00h |
USCI synchronous control 0 | UCB0CTL0 | 01h |
USCI synchronous bit rate 0 | UCB0BR0 | 06h |
USCI synchronous bit rate 1 | UCB0BR1 | 07h |
USCI synchronous status | UCB0STAT | 0Ah |
USCI synchronous receive buffer | UCB0RXBUF | 0Ch |
USCI synchronous transmit buffer | UCB0TXBUF | 0Eh |
USCI I2C own address | UCB0I2COA | 10h |
USCI I2C slave address | UCB0I2CSA | 12h |
USCI interrupt enable | UCB0IE | 1Ch |
USCI interrupt flags | UCB0IFG | 1Dh |
USCI interrupt vector word | UCB0IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
USCI control 1 | UCA1CTL1 | 00h |
USCI control 0 | UCA1CTL0 | 01h |
USCI baud rate 0 | UCA1BR0 | 06h |
USCI baud rate 1 | UCA1BR1 | 07h |
USCI modulation control | UCA1MCTL | 08h |
USCI status | UCA1STAT | 0Ah |
USCI receive buffer | UCA1RXBUF | 0Ch |
USCI transmit buffer | UCA1TXBUF | 0Eh |
USCI LIN control | UCA1ABCTL | 10h |
USCI IrDA transmit control | UCA1IRTCTL | 12h |
USCI IrDA receive control | UCA1IRRCTL | 13h |
USCI interrupt enable | UCA1IE | 1Ch |
USCI interrupt flags | UCA1IFG | 1Dh |
USCI interrupt vector word | UCA1IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
USCI synchronous control 1 | UCB1CTL1 | 00h |
USCI synchronous control 0 | UCB1CTL0 | 01h |
USCI synchronous bit rate 0 | UCB1BR0 | 06h |
USCI synchronous bit rate 1 | UCB1BR1 | 07h |
USCI synchronous status | UCB1STAT | 0Ah |
USCI synchronous receive buffer | UCB1RXBUF | 0Ch |
USCI synchronous transmit buffer | UCB1TXBUF | 0Eh |
USCI I2C own address | UCB1I2COA | 10h |
USCI I2C slave address | UCB1I2CSA | 12h |
USCI interrupt enable | UCB1IE | 1Ch |
USCI interrupt flags | UCB1IFG | 1Dh |
USCI interrupt vector word | UCB1IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
ADC10_A control 0 | ADC10CTL0 | 00h |
ADC10_A control 1 | ADC10CTL1 | 02h |
ADC10_A control 2 | ADC10CTL2 | 04h |
ADC10_A window comparator low threshold | ADC10LO | 06h |
ADC10_A window comparator high threshold | ADC10HI | 08h |
ADC10_A memory control 0 | ADC10MCTL0 | 0Ah |
ADC10_A conversion memory | ADC10MEM0 | 12h |
ADC10_A interrupt enable | ADC10IE | 1Ah |
ADC10_A interrupt flags | ADC10IGH | 1Ch |
ADC10_A interrupt vector word | ADC10IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Comp_B control 0 | CBCTL0 | 00h |
Comp_B control 1 | CBCTL1 | 02h |
Comp_B control 2 | CBCTL2 | 04h |
Comp_B control 3 | CBCTL3 | 06h |
Comp_B interrupt | CBINT | 0Ch |
Comp_B interrupt vector word | CBIV | 0Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
USB key/ID | USBKEYPID | 00h |
USB module configuration | USBCNF | 02h |
USB PHY control | USBPHYCTL | 04h |
USB power control | USBPWRCTL | 08h |
USB PLL control | USBPLLCTL | 10h |
USB PLL divider | USBPLLDIVB | 12h |
USB PLL interrupts | USBPLLIR | 14h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Input endpoint_0 configuration | USBIEPCNF_0 | 00h |
Input endpoint_0 byte count | USBIEPCNT_0 | 01h |
Output endpoint_0 configuration | USBOEPCNF_0 | 02h |
Output endpoint_0 byte count | USBOEPCNT_0 | 03h |
Input endpoint interrupt enables | USBIEPIE | 0Eh |
Output endpoint interrupt enables | USBOEPIE | 0Fh |
Input endpoint interrupt flags | USBIEPIFG | 10h |
Output endpoint interrupt flags | USBOEPIFG | 11h |
USB interrupt vector | USBIV | 12h |
USB maintenance | USBMAINT | 16h |
Time stamp | USBTSREG | 18h |
USB frame number | USBFN | 1Ah |
USB control | USBCTL | 1Ch |
USB interrupt enables | USBIE | 1Dh |
USB interrupt flags | USBIFG | 1Eh |
Function address | USBFUNADR | 1Fh |