SLASE50A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
Figure 6-17 shows the port diagram. Table 6-35 summarizes the selection of the pin functions.
PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(2) | |||
---|---|---|---|---|---|---|
P3DIR.x | P3SEL.x | P3MAPx | LCDS31- LCDS24 | |||
P3.0/PM_TA2.0/S31 | 0 | P3.0 (I/O) | I: 0; O: 1 | 0 | X | 0 |
TA2.CCI0A | 0 | 1 | default | 0 | ||
TA2.TA0 | 1 | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S31 | X | X | X | 1 | ||
P3.1/PM_TA2.1/S30 | 1 | P3.1 (I/O) | I: 0; O: 1 | 0 | X | 0 |
TA2.CCI1A | 0 | 1 | default | 0 | ||
TA2.TA1 | 1 | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S30 | X | X | X | 1 | ||
P3.2/PM_TACLK/ PM_RTCCLK/S29 | 2 | P3.2 (I/O) | I: 0; O: 1 | 0 | X | 0 |
TACLK | 0 | 1 | default | 0 | ||
RTCCLK | 1 | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S29 | X | X | X | 1 | ||
P3.3/PM_TA0.2/S28 | 3 | P3.3 (I/O) | I: 0; O: 1 | 0 | X | 0 |
TA0.CCI2A | 0 | 1 | default | 0 | ||
TA0.TA2 | 1 | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S28 | X | X | X | 1 | ||
P3.4/PM_SDCLK/S27 | 4 | P3.4 (I/O) | I: 0; O: 1 | 0 | X | 0 |
SDCLK | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S27 | X | X | X | 1 | ||
P3.5/PM_SD0DIO/S26 | 5 | P3.5 (I/O) | I: 0; O: 1 | 0 | X | 0 |
SD0DIO | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S26 | X | X | X | 1 | ||
P3.6/PM_SD1DIO/S25 | 6 | P3.6 (I/O) | I: 0; O: 1 | 0 | X | 0 |
SD1DIO | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S25 | X | X | X | 1 | ||
P3.7/PM_SD2DIO/S24 | 7 | P3.7 (I/O) | I: 0; O: 1 | 0 | X | 0 |
SD2DIO | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
S24 | X | X | X | 1 |