SLASE50A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
feUSCI | eUSCI input clock frequency | Internal: SMCLK or ACLK,
Duty cycle = 50% ±10% |
fSYSTEM | MHz |
Table 5-30 lists the switching characteristics of the eUSCI in SPI master mode.