SLASE50A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
Table 6-42 lists the base address and offset range for each available module. Table 6-43 through Table 6-80 list all of the available registers and their offsets for each module.
MODULE NAME | BASE ADDRESS | OFFSET ADDRESS RANGE |
---|---|---|
Special Functions (see Table 6-43) | 0100h | 000h to 01Fh |
PMM (see Table 6-44) | 0120h | 000h to 01Fh |
Flash Control (see Table 6-45) | 0140h | 000h to 00Fh |
CRC16 (see Table 6-46) | 0150h | 000h to 007h |
RAM Control (see Table 6-47) | 0158h | 000h to 001h |
Watchdog (see Table 6-48) | 015Ch | 000h to 001h |
UCS (see Table 6-49) | 0160h | 000h to 01Fh |
SYS (see Table 6-50) | 0180h | 000h to 01Fh |
Shared Reference (see Table 6-51) | 01B0h | 000h to 001h |
Port Mapping Control (see Table 6-52) | 01C0h | 000h to 007h |
Port Mapping Port P1 (see Table 6-53) | 01C8h | 000h to 007h |
Port Mapping Port P2 (see Table 6-54) | 01D0h | 000h to 007h |
Port Mapping Port P3 (see Table 6-55) | 01D8h | 000h to 007h |
Port P1, P2 (see Table 6-56) | 0200h | 000h to 01Fh |
Port P3, P4 (see Table 6-57) | 0220h | 000h to 00Bh |
Port P5, P6 (see Table 6-58) | 0240h | 000h to 00Bh |
Port P7, P8 (see Table 6-59)
(not available in PN package) |
0260h | 000h to 00Bh |
Port P9 (see Table 6-60)
(not available in PN package) |
0280h | 000h to 00Bh |
Port PJ (see Table 6-61) | 0320h | 000h to 01Fh |
Timer TA0 (see Table 6-62) | 0340h | 000h to 03Fh |
Timer TA1 (see Table 6-63) | 0380h | 000h to 03Fh |
Timer TA2 (see Table 6-64) | 0400h | 000h to 03Fh |
Timer TA3 (see Table 6-65) | 0440h | 000h to 03Fh |
Backup Memory (see Table 6-66) | 0480h | 000h to 00Fh |
RTC_C (see Table 6-67) | 04A0h | 000h to 01Fh |
32-Bit Hardware Multiplier (see Table 6-68) | 04C0h | 000h to 02Fh |
DMA General Control (see Table 6-69) | 0500h | 000h to 00Fh |
DMA Channel 0 (see Table 6-70) | 0500h | 010h to 01Fh |
DMA Channel 1 (see Table 6-71) | 0500h | 020h to 02Fh |
DMA Channel 2 (see Table 6-72) | 0500h | 030h to 03Fh |
eUSCI_A0 (see Table 6-73) | 05C0h | 000h to 01Fh |
eUSCI_A1 (see Table 6-74) | 05E0h | 000h to 01Fh |
eUSCI_A2 (see Table 6-75) | 0600h | 000h to 01Fh |
eUSCI_B0 (see Table 6-76) | 0640h | 000h to 02Fh |
ADC10_A (see Table 6-77) | 0740h | 000h to 01Fh |
SD24_B(see Table 6-78) | 0800h | 000h to 06Fh |
Auxiliary Supply (see Table 6-72) | 09E0h | 000h to 01Fh |
LCD_C (see Table 6-80) | 0A00h | 000h to 05Fh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
SFR interrupt enable | SFRIE1 | 00h |
SFR interrupt flag | SFRIFG1 | 02h |
SFR reset pin control | SFRRPCR | 04h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
PMM control 0 | PMMCTL0 | 00h |
PMM control 1 | PMMCTL1 | 02h |
SVS high-side control | SVSMHCTL | 04h |
SVS low-side control | SVSMLCTL | 06h |
PMM interrupt flags | PMMIFG | 0Ch |
PMM interrupt enable | PMMIE | 0Eh |
PMM power mode 5 control 0 | PM5CTL0 | 10h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Flash control 1 | FCTL1 | 00h |
Flash control 3 | FCTL3 | 04h |
Flash control 4 | FCTL4 | 06h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
CRC data input | CRC16DI | 00h |
CRC data input reverse byte | CRC16DIRB | 02h |
CRC result | CRCINIRES | 04h |
CRC result reverse byte | CRCRESR | 06h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
RAM control 0 | RCCTL0 | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Watchdog timer control | WDTCTL | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
UCS control 0 | UCSCTL0 | 00h |
UCS control 1 | UCSCTL1 | 02h |
UCS control 2 | UCSCTL2 | 04h |
UCS control 3 | UCSCTL3 | 06h |
UCS control 4 | UCSCTL4 | 08h |
UCS control 5 | UCSCTL5 | 0Ah |
UCS control 6 | UCSCTL6 | 0Ch |
UCS control 7 | UCSCTL7 | 0Eh |
UCS control 8 | UCSCTL8 | 10h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
System control | SYSCTL | 00h |
Bootloader configuration area | SYSBSLC | 02h |
JTAG mailbox control | SYSJMBC | 06h |
JTAG mailbox input 0 | SYSJMBI0 | 08h |
JTAG mailbox input 1 | SYSJMBI1 | 0Ah |
JTAG mailbox output 0 | SYSJMBO0 | 0Ch |
JTAG mailbox output 1 | SYSJMBO1 | 0Eh |
Bus error vector generator | SYSBERRIV | 18h |
User NMI vector generator | SYSUNIV | 1Ah |
System NMI vector generator | SYSSNIV | 1Ch |
Reset vector generator | SYSRSTIV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Shared reference control | REFCTL | 00h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port mapping password | PMAPPWD | 00h |
Port mapping control | PMAPCTL | 02h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P1.0 mapping | P1MAP0 | 00h |
Port P1.1 mapping | P1MAP1 | 01h |
Port P1.2 mapping | P1MAP2 | 02h |
Port P1.3 mapping | P1MAP3 | 03h |
Port P1.4 mapping | P1MAP4 | 04h |
Port P1.5 mapping | P1MAP5 | 05h |
Port P1.6 mapping | P1MAP6 | 06h |
Port P1.7 mapping | P1MAP7 | 07h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P2.0 mapping | P2MAP0 | 00h |
Port P2.1 mapping | P2MAP2 | 01h |
Port P2.2 mapping | P2MAP2 | 02h |
Port P2.3 mapping | P2MAP3 | 03h |
Port P2.4 mapping | P2MAP4 | 04h |
Port P2.5 mapping | P2MAP5 | 05h |
Port P2.6 mapping | P2MAP6 | 06h |
Port P2.7 mapping | P2MAP7 | 07h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P3.0 mapping | P3MAP0 | 00h |
Port P3.1 mapping | P3MAP3 | 01h |
Port P3.2 mapping | P3MAP2 | 02h |
Port P3.3 mapping | P3MAP3 | 03h |
Port P3.4 mapping | P3MAP4 | 04h |
Port P3.5 mapping | P3MAP5 | 05h |
Port P3.6 mapping | P3MAP6 | 06h |
Port P3.7 mapping | P3MAP7 | 07h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P1 input | P1IN | 00h |
Port P1 output | P1OUT | 02h |
Port P1 direction | P1DIR | 04h |
Port P1 resistor enable | P1REN | 06h |
Port P1 drive strength | P1DS | 08h |
Port P1 selection | P1SEL | 0Ah |
Port P1 interrupt vector word | P1IV | 0Eh |
Port P1 interrupt edge select | P1IES | 18h |
Port P1 interrupt enable | P1IE | 1Ah |
Port P1 interrupt flag | P1IFG | 1Ch |
Port P2 input | P2IN | 01h |
Port P2 output | P2OUT | 03h |
Port P2 direction | P2DIR | 05h |
Port P2 resistor enable | P2REN | 07h |
Port P2 drive strength | P2DS | 09h |
Port P2 selection | P2SEL | 0Bh |
Port P2 interrupt vector word | P2IV | 1Eh |
Port P2 interrupt edge select | P2IES | 19h |
Port P2 interrupt enable | P2IE | 1Bh |
Port P2 interrupt flag | P2IFG | 1Dh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P3 input | P3IN | 00h |
Port P3 output | P3OUT | 02h |
Port P3 direction | P3DIR | 04h |
Port P3 resistor enable | P3REN | 06h |
Port P3 drive strength | P3DS | 08h |
Port P3 selection | P3SEL | 0Ah |
Port P4 input | P4IN | 01h |
Port P4 output | P4OUT | 03h |
Port P4 direction | P4DIR | 05h |
Port P4 resistor enable | P4REN | 07h |
Port P4 drive strength | P4DS | 09h |
Port P4 selection | P4SEL | 0Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P5 input | P5IN | 00h |
Port P5 output | P5OUT | 02h |
Port P5 direction | P5DIR | 04h |
Port P5 resistor enable | P5REN | 06h |
Port P5 drive strength | P5DS | 08h |
Port P5 selection | P5SEL | 0Ah |
Port P6 input | P6IN | 01h |
Port P6 output | P6OUT | 03h |
Port P6 direction | P6DIR | 05h |
Port P6 resistor enable | P6REN | 07h |
Port P6 drive strength | P6DS | 09h |
Port P6 selection | P6SEL | 0Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P7 input | P7IN | 00h |
Port P7 output | P7OUT | 02h |
Port P7 direction | P7DIR | 04h |
Port P7 resistor enable | P7REN | 06h |
Port P7 drive strength | P7DS | 08h |
Port P7 selection | P7SEL | 0Ah |
Port P8 input | P8IN | 01h |
Port P8 output | P8OUT | 03h |
Port P8 direction | P8DIR | 05h |
Port P8 resistor enable | P8REN | 07h |
Port P8 drive strength | P8DS | 09h |
Port P8 selection | P8SEL | 0Bh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port P9 input | P9IN | 00h |
Port P9 output | P9OUT | 02h |
Port P9 direction | P9DIR | 04h |
Port P9 resistor enable | P9REN | 06h |
Port P9 drive strength | P9DS | 08h |
Port P9 selection | P9SEL | 0Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Port PJ input | PJIN | 00h |
Port PJ output | PJOUT | 02h |
Port PJ direction | PJDIR | 04h |
Port PJ resistor enable | PJREN | 06h |
Port PJ drive strength | PJDS | 08h |
Port PJ selection | PJSEL | 0Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA0 control | TA0CTL | 00h |
Capture/compare control 0 | TA0CCTL0 | 02h |
Capture/compare control 1 | TA0CCTL1 | 04h |
Capture/compare control 2 | TA0CCTL2 | 06h |
TA0 counter | TA0R | 10h |
Capture/compare 0 | TA0CCR0 | 12h |
Capture/compare 1 | TA0CCR1 | 14h |
Capture/compare 2 | TA0CCR2 | 16h |
TA0 expansion 0 | TA0EX0 | 20h |
TA0 interrupt vector | TA0IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA1 control | TA1CTL | 00h |
Capture/compare control 0 | TA1CCTL0 | 02h |
Capture/compare control 1 | TA1CCTL1 | 04h |
TA1 counter | TA1R | 10h |
Capture/compare 0 | TA1CCR0 | 12h |
Capture/compare 1 | TA1CCR1 | 14h |
TA1 expansion 0 | TA1EX0 | 20h |
TA1 interrupt vector | TA1IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA2 control | TA2CTL | 00h |
Capture/compare control 0 | TA2CCTL0 | 02h |
Capture/compare control 1 | TA2CCTL1 | 04h |
TA2 counter | TA2R | 10h |
Capture/compare 0 | TA2CCR0 | 12h |
Capture/compare 1 | TA2CCR1 | 14h |
TA2 expansion 0 | TA2EX0 | 20h |
TA2 interrupt vector | TA2IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
TA3 control | TA3CTL | 00h |
Capture/compare control 0 | TA3CCTL0 | 02h |
Capture/compare control 1 | TA3CCTL1 | 04h |
TA3 counter | TA3R | 10h |
Capture/compare 0 | TA3CCR0 | 12h |
Capture/compare 1 | TA3CCR1 | 14h |
TA3 expansion 0 | TA3EX0 | 20h |
TA3 interrupt vector | TA3IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Backup memory 0 | BAKMEM0 | 00h |
Backup memory 1 | BAKMEM1 | 02h |
Backup memory 2 | BAKMEM2 | 04h |
Backup memory 3 | BAKMEM3 | 06h |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
RTC control 0 | RTCCTL0 | 00h |
RTC password | RTCPWD | 01h |
RTC control 1 | RTCCTL1 | 02h |
RTC control 3 | RTCCTL3 | 03h |
RTC offset calibration | RTCOCAL | 04h |
RTC temperature compensation | RTCTCMP | 06h |
RTC prescaler 0 control | RTCPS0CTL | 08h |
RTC prescaler 1 control | RTCPS1CTL | 0Ah |
RTC prescaler 0 | RTCPS0 | 0Ch |
RTC prescaler 1 | RTCPS1 | 0Dh |
RTC interrupt vector word | RTCIV | 0Eh |
RTC seconds | RTCSEC | 10h |
RTC minutes | RTCMIN | 11h |
RTC hours | RTCHOUR | 12h |
RTC day of week | RTCDOW | 13h |
RTC days | RTCDAY | 14h |
RTC month | RTCMON | 15h |
RTC year | RTCYEAR | 16h |
RTC alarm minutes | RTCAMIN | 18h |
RTC alarm hours | RTCAHOUR | 19h |
RTC alarm day of week | RTCADOW | 1Ah |
RTC alarm days | RTCADAY | 1Bh |
Binary-to-BCD conversion register | BIN2BCD | 1Ch |
BCD-to-binary conversion register | BCD2BIN | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
16-bit operand 1 – multiply | MPY | 00h |
16-bit operand 1 – signed multiply | MPYS | 02h |
16-bit operand 1 – multiply accumulate | MAC | 04h |
16-bit operand 1 – signed multiply accumulate | MACS | 06h |
16-bit operand 2 | OP2 | 08h |
16 × 16 result low word | RESLO | 0Ah |
16 × 16 result high word | RESHI | 0Ch |
16 × 16 sum extension register | SUMEXT | 0Eh |
32-bit operand 1 – multiply low word | MPY32L | 10h |
32-bit operand 1 – multiply high word | MPY32H | 12h |
32-bit operand 1 – signed multiply low word | MPYS32L | 14h |
32-bit operand 1 – signed multiply high word | MPYS32H | 16h |
32-bit operand 1 – multiply accumulate low word | MAC32L | 18h |
32-bit operand 1 – multiply accumulate high word | MAC32H | 1Ah |
32-bit operand 1 – signed multiply accumulate low word | MACS32L | 1Ch |
32-bit operand 1 – signed multiply accumulate high word | MACS32H | 1Eh |
32-bit operand 2 – low word | OP2L | 20h |
32-bit operand 2 – high word | OP2H | 22h |
32 × 32 result 0 – least significant word | RES0 | 24h |
32 × 32 result 1 | RES1 | 26h |
32 × 32 result 2 | RES2 | 28h |
32 × 32 result 3 – most significant word | RES3 | 2Ah |
MPY32 control register 0 | MPY32CTL0 | 2Ch |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
DMA module control 0 | DMACTL0 | 00h |
DMA module control 1 | DMACTL1 | 02h |
DMA module control 2 | DMACTL2 | 04h |
DMA module control 3 | DMACTL3 | 06h |
DMA module control 4 | DMACTL4 | 08h |
DMA interrupt vector | DMAIV | 0Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
DMA channel 0 control | DMA0CTL | 10h |
DMA channel 0 source address low | DMA0SAL | 12h |
DMA channel 0 source address high | DMA0SAH | 14h |
DMA channel 0 destination address low | DMA0DAL | 16h |
DMA channel 0 destination address high | DMA0DAH | 18h |
DMA channel 0 transfer size | DMA0SZ | 1Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
DMA channel 1 control | DMA1CTL | 20h |
DMA channel 1 source address low | DMA1SAL | 22h |
DMA channel 1 source address high | DMA1SAH | 24h |
DMA channel 1 destination address low | DMA1DAL | 26h |
DMA channel 1 destination address high | DMA1DAH | 28h |
DMA channel 1 transfer size | DMA1SZ | 2Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
DMA channel 2 control | DMA2CTL | 30h |
DMA channel 2 source address low | DMA2SAL | 32h |
DMA channel 2 source address high | DMA2SAH | 34h |
DMA channel 2 destination address low | DMA2DAL | 36h |
DMA channel 2 destination address high | DMA2DAH | 38h |
DMA channel 2 transfer size | DMA2SZ | 3Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
eUSCI_A control word 0 | UCA0CTLW0 | 00h |
eUSCI _A control word 1 | UCA0CTLW1 | 02h |
eUSCI_A baud rate 0 | UCA0BR0 | 06h |
eUSCI_A baud rate 1 | UCA0BR1 | 07h |
eUSCI_A modulation control | UCA0MCTLW | 08h |
eUSCI_A status | UCA0STAT | 0Ah |
eUSCI_A receive buffer | UCA0RXBUF | 0Ch |
eUSCI_A transmit buffer | UCA0TXBUF | 0Eh |
eUSCI_A LIN control | UCA0ABCTL | 10h |
eUSCI_A IrDA transmit control | UCA0IRTCTL | 12h |
eUSCI_A IrDA receive control | UCA0IRRCTL | 13h |
eUSCI_A interrupt enable | UCA0IE | 1Ah |
eUSCI_A interrupt flags | UCA0IFG | 1Ch |
eUSCI_A interrupt vector word | UCA0IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
eUSCI_A control word 0 | UCA1CTLW0 | 00h |
eUSCI _A control word 1 | UCA1CTLW1 | 02h |
eUSCI_A baud rate 0 | UCA1BR0 | 06h |
eUSCI_A baud rate 1 | UCA1BR1 | 07h |
eUSCI_A modulation control | UCA1MCTLW | 08h |
eUSCI_A status | UCA1STAT | 0Ah |
eUSCI_A receive buffer | UCA1RXBUF | 0Ch |
eUSCI_A transmit buffer | UCA1TXBUF | 0Eh |
eUSCI_A LIN control | UCA1ABCTL | 10h |
eUSCI_A IrDA transmit control | UCA1IRTCTL | 12h |
eUSCI_A IrDA receive control | UCA1IRRCTL | 13h |
eUSCI_A interrupt enable | UCA1IE | 1Ah |
eUSCI_A interrupt flags | UCA1IFG | 1Ch |
eUSCI_A interrupt vector word | UCA1IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
eUSCI_A control word 0 | UCA2CTLW0 | 00h |
eUSCI _A control word 1 | UCA2CTLW1 | 02h |
eUSCI_A baud rate 0 | UCA2BR0 | 06h |
eUSCI_A baud rate 1 | UCA2BR1 | 07h |
eUSCI_A modulation control | UCA2MCTLW | 08h |
eUSCI_A status | UCA2STAT | 0Ah |
eUSCI_A receive buffer | UCA2RXBUF | 0Ch |
eUSCI_A transmit buffer | UCA2TXBUF | 0Eh |
eUSCI_A LIN control | UCA2ABCTL | 10h |
eUSCI_A IrDA transmit control | UCA2IRTCTL | 12h |
eUSCI_A IrDA receive control | UCA2IRRCTL | 13h |
eUSCI_A interrupt enable | UCA2IE | 1Ah |
eUSCI_A interrupt flags | UCA2IFG | 1Ch |
eUSCI_A interrupt vector word | UCA2IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
eUSCI_B control word 0 | UCB0CTLW0 | 00h |
eUSCI_B control word 1 | UCB0CTLW1 | 02h |
eUSCI_B bit rate 0 | UCB0BR0 | 06h |
eUSCI_B bit rate 1 | UCB0BR1 | 07h |
eUSCI_B status word | UCB0STATW | 08h |
eUSCI_B byte counter threshold | UCB0TBCNT | 0Ah |
eUSCI_B receive buffer | UCB0RXBUF | 0Ch |
eUSCI_B transmit buffer | UCB0TXBUF | 0Eh |
eUSCI_B I2C own address 0 | UCB0I2COA0 | 14h |
eUSCI_B I2C own address 1 | UCB0I2COA1 | 16h |
eUSCI_B I2C own address 2 | UCB0I2COA2 | 18h |
eUSCI_B I2C own address 3 | UCB0I2COA3 | 1Ah |
eUSCI_B received address | UCB0ADDRX | 1Ch |
eUSCI_B address mask | UCB0ADDMASK | 1Eh |
eUSCI I2C slave address | UCB0I2CSA | 20h |
eUSCI interrupt enable | UCB0IE | 2Ah |
eUSCI interrupt flags | UCB0IFG | 2Ch |
eUSCI interrupt vector word | UCB0IV | 2Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
ADC10_A control 0 | ADC10CTL0 | 00h |
ADC10_A control 1 | ADC10CTL1 | 02h |
ADC10_A control 2 | ADC10CTL2 | 04h |
ADC10_A window comparator low threshold | ADC10LO | 06h |
ADC10_A window comparator high threshold | ADC10HI | 08h |
ADC10_A memory control 0 | ADC10MCTL0 | 0Ah |
ADC10_A conversion memory | ADC10MCTL0 | 12h |
ADC10_A interrupt enable | ADC10IE | 1Ah |
ADC10_A interrupt flags | ADC10IGH | 1Ch |
ADC10_A interrupt vector word | ADC10IV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
SD24_B control 0 | SD24BCTL0 | 00h |
SD24_B control 1 | SD24BCTL1 | 02h |
SD24_B trigger control | SD24BTRGCTL | 04h |
SD24_B trigger OSR control | SD24BTRGOSR | 06h |
SD24_B trigger preload | SD24BTRGPRE | 08h |
SD24_B interrupt flag | SD24BIFG | 0Ah |
SD24_B interrupt enable | SD24BIE | 0Ch |
SD24_B interrupt vector | SD24BIV | 0Eh |
SD24_B converter 0 control | SD24BCCTL0 | 10h |
SD24_B converter 0 input control | SD24BINCTL0 | 12h |
SD24_B converter 0 OSR control | SD24BOSR0 | 14h |
SD24_B converter 0 preload | SD24BPRE0 | 16h |
SD24_B converter 1 control | SD24BCCTL1 | 18h |
SD24_B converter 1 input control | SD24BINCTL1 | 1Ah |
SD24_B converter 1 OSR control | SD24BOSR1 | 1Ch |
SD24_B converter 1 preload | SD24BPRE1 | 1Eh |
SD24_B converter 2 control | SD24BCCTL2 | 20h |
SD24_B converter 2 input control | SD24BINCTL2 | 22h |
SD24_B converter 2 OSR control | SD24BOSR2 | 24h |
SD24_B converter 2 preload | SD24BPRE2 | 26h |
SD24_B converter 0 conversion memory low word | SD24BMEML0 | 50h |
SD24_B converter 0 conversion memory high word | SD24BMEMH0 | 52h |
SD24_B converter 1 conversion memory low word | SD24BMEML1 | 54h |
SD24_B converter 1 conversion memory high word | SD24BMEMH1 | 56h |
SD24_B converter 2 conversion memory low word | SD24BMEML2 | 58h |
SD24_B converter 2 conversion memory high word | SD24BMEMH2 | 5Ah |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
Auxiliary supply control 0 | AUXCTL0 | 00h |
Auxiliary supply control 1 | AUXCTL1 | 02h |
Auxiliary supply control 2 | AUXCTL2 | 04h |
AUX2 charger control | AUX2CHCTL | 12h |
AUX3 charger control | AUX3CHCTL | 14h |
AUX ADC control | AUXADCCTL | 16h |
AUX interrupt flag | AUXIFG | 1Ah |
AUX interrupt enable | AUXIE | 1Ch |
AUX interrupt vector word | AUXIV | 1Eh |
REGISTER DESCRIPTION | REGISTER | OFFSET |
---|---|---|
LCD_C control 0 | LCDCCTL0 | 000h |
LCD_C control 1 | LCDCCTL1 | 002h |
LCD_C blinking control | LCDCBLKCTL | 004h |
LCD_C memory control | LCDCMEMCTL | 006h |
LCD_C voltage control | LCDCVCTL | 008h |
LCD_C port control 0 | LCDCPCTL0 | 00Ah |
LCD_C port control 1 | LCDCPCTL1 | 00Ch |
LCD_C port control 2 | LCDCPCTL2 | 00Eh |
LCD_C charge pump control | LCDCCPCTL | 012h |
LCD_C interrupt vector | LCDCIV | 01Eh |
Static and 2 to 4 mux modes | ||
LCD_C memory 1 | LCDM1 | 020h |
LCD_C memory 2 | LCDM2 | 021h |
⋮ | ⋮ | ⋮ |
LCD_C memory 20 | LCDM20 | 033h |
LCD_C blinking memory 1 | LCDBM1 | 040h |
LCD_C blinking memory 2 | LCDBM2 | 041h |
⋮ | ⋮ | ⋮ |
LCD_C blinking memory 20 | LCDBM20 | 053h |
5 to 8 mux modes | ||
LCD_C memory 1 | LCDM1 | 020h |
LCD_C memory 2 | LCDM2 | 021h |
⋮ | ⋮ | ⋮ |
LCD_C memory 40 | LCDM40 | 047h |