SLAS508K April 2006 – May 2020 MSP430FG4616 , MSP430FG4617 , MSP430FG4618 , MSP430FG4619
PRODUCTION DATA.
Timer_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer_B7 can support multiple capture/compares, PWM outputs, and interval timing. Timer_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|
PZ, ZCA, ZQW | PZ, ZCA, ZQW | ||||
83/B8 - P1.4 | TBCLK | TBCLK | Timer | NA | |
ACLK | ACLK | ||||
SMCLK | SMCLK | ||||
83/B8 - P1.4 | TBCLK | INCLK | |||
78/D8 - P2.1 | TB0 | CCI0A | CCR0CCR0 | TB0TB0 | 78/D8 - P2.1 |
78/D8 - P2.1 | TB0 | CCI0B | ADC12 (internal) | ||
DVSS | GND | ||||
DVCC | VCC | ||||
77/E8 - P2.2 | TB1 | CCI1A | CCR1 | TB1 | 77/E8 - P2.2 |
77/E8 - P2.2 | TB1 | CCI1B | ADC12 (internal) | ||
DVSS | GND | ||||
DVCC | VCC | ||||
76/A11 - P2.3 | TB2 | CCI2A | CCR2 | TB2 | 76/A11 - P2.3 |
76/A11 - P2.3 | TB2 | CCI2B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
67/E12 - P3.4 | TB3 | CCI3A | CCR3 | TB3 | 67/E12 - P3.4 |
67/E12 - P3.4 | TB3 | CCI3B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
66/G9 - P3.5 | TB4 | CCI4A | CCR4 | TB4 | 66/G9 - P3.5 |
66/G9 - P3.5 | TB4 | CCI4B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
65/F11 - P3.6 | TB5 | CCI5A | CCR5 | TB5 | 65/F11 - P3.6 |
65/F11 - P3.6 | TB5 | CCI5B | |||
DVSS | GND | ||||
DVCC | VCC | ||||
64/F12 - P3.7 | TB6 | CCI6A | CCR6 | TB6 | 64/F12 - P3.7 |
ACLK (internal) | CCI6B | ||||
DVSS | GND | ||||
DVCC | VCC |