SLAS580E October 2008 – May 2020 MSP430FG477 , MSP430FG478 , MSP430FG479
PRODUCTION DATA.
Timer_A3 is a 16-bit timer or counter with three capture/compare registers. Timer_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|
PN | ZCA OR ZQW | PN | ZCA OR ZQW | ||||
P1.5 - 51 | F11 | TACLK | TACLK | Timer | NA | ||
ACLK | ACLK | ||||||
SMCLK | SMCLK | ||||||
P1.5 - 51 | F11 | TAINCLK | INCLK | ||||
P1.0 - 58 | C11 | TA0 | CCI0A | CCR0 | TA0 | P1.0 - 58 | C11 |
P1.1 - 57 | C12 | TA0 | CCI0B | P1.1 - 57 | C12 | ||
DVSS | GND | ||||||
DVCC | VCC | ||||||
P1.2 - 56 | D11 | TA1 | CCI1A | CCR1 | TA1 | P1.2 - 56 | D11 |
CAOUT (internal) | CCI1B | ||||||
DVSS | GND | ||||||
DVCC | VCC | ||||||
P2.0 - 4 | C2 | TA2 | CCI2A | CCR2 | TA2 | P2.0 - 4 | C2 |
ACLK (internal) | CCI2B | ||||||
DVSS | GND | ||||||
DVCC | VCC |