2 Revision History
Changes from revision B to revision C
Changes from August 20, 2019 to December 10, 2019
- Changed the note that begins "Supply voltage changes faster than 0.2 V/µs can trigger a BOR reset..." in Section 5.3, Recommended Operating ConditionsGo
- Added the note that begins "TI recommends that power to the DVCC pin must not exceed the limits..." in Section 5.3, Recommended Operating ConditionsGo
- Changed the note that begins "A capacitor tolerance of ±20% or better is required..." in Section 5.3, Recommended Operating ConditionsGo
- Added the note "See MSP430 32-kHz Crystal Oscillators for details on crystal section, layout, and testing" to Table 5-4, XT1 Crystal Oscillator (Low Frequency)Go
- Changed the note that begins "Requires external capacitors at both terminals..." in Table 5-4, XT1 Crystal Oscillator (Low Frequency)Go
- Corrected the test conditions for the RI parameter in Table 5-20, ADC, Power Supply and Input Range ConditionsGo
- Added the note that begins "tSample = ln(2n+1) × τ ..." in Table 5-21, ADC, 10-Bit Timing ParametersGo
- Added "1.5-V reference factor" in Table 6-18, Device DescriptorsGo
- Changed the CRC covered end address to 0x1AF5 in note (1) in Table 6-18, Device DescriptorsGo
Changes from November 8, 2018 to August 19, 2019
- Updated Section 1.1, FeaturesGo
- Changed CapTIvate BSWP demonstration board to CapTIvate phone demonstration board in note (11) on Section 5.7, Low-Power Mode (LPM3, LPM4) Supply Currents (Into VCC) Excluding External CurrentGo
- Changed CapTIvate BSWP demonstration board to CapTIvate phone demonstration board in note (19) on Section 5.7, Low-Power Mode (LPM3, LPM4) Supply Currents (Into VCC) Excluding External CurrentGo
- Moved CREG and CELECTRODE from Section 5.3, Recommended Operating Conditions to Table 5-23, CapTIvate Electrical CharacteristicsGo
- Added test condition for CELECTRODE in Table 5-23 , CapTIvate Electrical CharacteristicsGo
- Changed the symbol and description of the DCCAPCLK parameter in Table 5-23, CapTIvate Electrical CharacteristicsGo
- Moved the SNR parameter to Table 5-24, CapTIvate Signal-to-Noise Ratio CharacteristicsGo
- Updated Section 7.2.2, CapTIvate PeripheralGo
- Updated Section 8.2, Device NomenclatureGo
Changes from January 12, 2018 to November 7, 2018
- Removed "15-cm" from the "Proximity Sensing" item in Section 1.1, FeaturesGo
- Changed list item "Wide supply voltage range from 3.6 V down to 1.8 V..." in Section 1.1, FeaturesGo
- Updated Section 3.1, Related ProductsGo
- Changed HBM limit to ±1000 V and CDM limit to ±250 V in Section 5.2, ESD RatingsGo
- Changed the MIN value of the VCC parameter from 2 V to 1.8 V in Section 5.3, Recommended Operating ConditionsGo
- Changed the crystal in the footnote that begins "Characterized with a Seiko Crystal SC-32S crystal..." in Section 5.7, Low-Power Mode (LPM3, LPM4) Supply Currents (Into VCC) Excluding External CurrentGo
- Changed the crystal in the footnote that begins "Characterized with a Seiko Crystal SC-32S crystal..." in Section 5.8, Low-Power Mode (LPMx.5) Supply Currents (Into VCC) Excluding External CurrentGo
- Added note on VSVSH- and VSVSH+ parameters to Table 5-2, PMM, SVS and BORGo
- Changed the minimum VCC from 2.0 V to 1.8 V in the test conditions for the fREFO, dfREFO/ dVCC, and fDC parameters and in note (2) in Table 5-7, REFOGo
- Changed the minimum VCC from 2.0 V to 1.8 V in the test conditions for the dfVLO/dVCC parameter and in note (2) in Table 5-8, Internal Very-Low-Power Low-Frequency Oscillator (VLO)Go
- Changed the minimum VCC from 2.0 V to 1.8 V in the test conditions for the fMODOSC/dVCC parameter in Table 5-9, Module Oscillator (MODOSC)Go
- Added the SNR parameter in Table 5-23, CapTIvate Electrical CharacteristicsGo
- Corrected bitfield from RTCCLK to RTCCKSEL in table note that starts "Controlled by ..." in Table 6-8, Clock DistributionGo
- Corrected bitfield from IRDSEL to IRDSSEL in Section 6.10.8, Timers (Timer0_A3, Timer1_A3), in the description that starts "The interconnection of Timer0_A3 and ..."Go
- Corrected ADCINCHx column heading in Table 6-13, ADC Channel ConnectionsGo
- Added P1SELC information in Table 6-28, Port P1, P2 Registers (Base Address: 0200h)Go
- Added P2SELC information in Table 6-28, Port P1, P2 Registers (Base Address: 0200h)Go