SLASEO5D March 2019 – September 2021 MSP430FR2672 , MSP430FR2673 , MSP430FR2675 , MSP430FR2676
PRODUCTION DATA
PARAMETER | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fSBW | Spy-Bi-Wire input frequency | 2.2 V, 3.0 V | 0 | 8 | MHz | |
tSBW,Low | Spy-Bi-Wire low clock pulse duration | 2.2 V, 3.0 V | 0.04 | 15 | µs | |
tSBW, En | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge)(1) | 2.2 V, 3.0 V | 100 | µs | ||
tSBW,Rst | Spy-Bi-Wire return to normal operation time | 15 | 100 | µs | ||
fTCK | TCK input frequency, 4-wire JTAG(2) | 2.2 V | 0 | 10 | MHz | |
3.0 V | 0 | 10 | MHz | |||
Rinternal | Internal pulldown resistance on TEST | 2.2 V, 3.0 V | 20 | 35 | 50 | kΩ |
fTCLK | TCLK/MCLK frequency during JTAG access, no FRAM access (limited by fSYSTEM) | 16 | MHz | |||
tTCLK,Low/High | TCLK low or high clock pulse duration, no FRAM access |
25 | ns | |||
fTCLK,FRAM | TCLK/MCLK frequency during JTAG access, including FRAM access (limited by fSYSTEM with no FRAM wait states) | 4 | MHz | |||
tTCLK,FRAM,Low/High | TCLK low or high clock pulse duration, including FRAM
accesses |
100 | ns |