SLAS865F October 2014 – December 2021 MSP430FR4131 , MSP430FR4132 , MSP430FR4133
PRODUCTION DATA
Figure 9-3 shows the port schematic. Table 9-14 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(2) | |||
---|---|---|---|---|---|---|
P1DIR.x | P1SEL0.x | ADCPCTLx(1) | JTAG | |||
P1.0/UCA0TXD/ UCA0SIMO/A0 | 0 | P1.0 (I/O) | I: 0; O: 1 | 0 | 0 | N/A |
UCA0TXD/UCA0SIMO | X | 1 | 0 | N/A | ||
A0 | X | X | 1 (x = 0) | N/A | ||
P1.1/UCA0RXD/ UCA0SOMI/A1 | 1 | P1.1 (I/O) | I: 0; O: 1 | 0 | 0 | N/A |
UCA0RXD/UCA0SOMI | X | 1 | 0 | N/A | ||
A1 | X | X | 1 (x = 1) | N/A | ||
P1.2/UCA0CLK/A2 | 2 | P1.2 (I/O) | I: 0; O: 1 | 0 | 0 | N/A |
UCA0CLK | X | 1 | 0 | N/A | ||
A2 | X | X | 1 (x = 2) | N/A | ||
P1.3/UCA0STE/A3 | 3 | P1.3 (I/O) | I: 0; O: 1 | 0 | 0 | N/A |
UCA0STE | X | 1 | 0 | N/A | ||
A3 | X | X | 1 (x = 3) | N/A | ||
P1.4/MCLK/TCK/A4/ VREF+ | 4 | P1.4 (I/O) | I: 0; O: 1 | 0 | 0 | Disabled |
VSS | 0 | 1 | 0 | Disabled | ||
MCLK | 1 | |||||
A4, VREF+ | X | X | 1 (x = 4) | Disabled | ||
JTAG TCK | X | X | X | TCK | ||
P1.5/TA0CLK/TMS/A5 | 5 | P1.5 (I/O) | I: 0; O: 1 | 0 | 0 | Disabled |
TA0CLK | 0 | 1 | 0 | Disabled | ||
VSS | 1 | |||||
A5 | X | X | 1 (x = 5) | Disabled | ||
JTAG TMS | X | X | X | TMS | ||
P1.6/TA0.2/TDI/TCLK/ A6 | 6 | P1.6 (I/O) | I: 0; O: 1 | 0 | 0 | Disabled |
TA0.CCI2A | 0 | 1 | 0 | Disabled | ||
TA0.2 | 1 | |||||
A6 | X | X | 1 (x = 6) | Disabled | ||
JTAG TDI/TCLK | X | X | X | TDI/TCLK | ||
P1.7/TA0.1/TDO/A7 | 7 | P1.7 (I/O) | I: 0; O: 1 | 0 | 0 | Disabled |
TA0.CCI1A | 0 | 1 | 0 | Disabled | ||
TA0.1 | 1 | |||||
A7 | X | X | 1 (x = 7) | Disabled | ||
JTAG TDO | X | X | X | TDO |